亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? speaker.map.rpt

?? verilog語言寫的楊聲器!
?? RPT
字號:
Analysis & Synthesis report for speaker
Fri Jan 18 19:57:42 2008
Version 5.0 Build 148 04/26/2005 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Analysis & Synthesis Summary
  3. Analysis & Synthesis Settings
  4. Analysis & Synthesis Source Files Read
  5. Analysis & Synthesis Resource Usage Summary
  6. Analysis & Synthesis Resource Utilization by Entity
  7. General Register Statistics
  8. Multiplexer Restructuring Statistics (Restructuring Performed)
  9. Analysis & Synthesis Equations
 10. Analysis & Synthesis Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic       
functions, and any output files any of the foregoing           
(including device programming or simulation files), and any    
associated documentation or information are expressly subject  
to the terms and conditions of the Altera Program License      
Subscription Agreement, Altera MegaCore Function License       
Agreement, or other applicable license agreement, including,   
without limitation, that your use is for the sole purpose of   
programming logic devices manufactured by Altera and sold by   
Altera or its authorized distributors.  Please refer to the    
applicable agreement for further details.



+------------------------------------------------------------------------+
; Analysis & Synthesis Summary                                           ;
+-----------------------------+------------------------------------------+
; Analysis & Synthesis Status ; Successful - Fri Jan 18 19:57:42 2008    ;
; Quartus II Version          ; 5.0 Build 148 04/26/2005 SJ Full Version ;
; Revision Name               ; speaker                                  ;
; Top-level Entity Name       ; music                                    ;
; Family                      ; Cyclone                                  ;
; Total logic elements        ; 72                                       ;
; Total pins                  ; 2                                        ;
; Total virtual pins          ; 0                                        ;
; Total memory bits           ; 0                                        ;
; Total PLLs                  ; 0                                        ;
+-----------------------------+------------------------------------------+


+---------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings                                                                     ;
+--------------------------------------------------------------------+--------------+---------------+
; Option                                                             ; Setting      ; Default Value ;
+--------------------------------------------------------------------+--------------+---------------+
; Device                                                             ; EP1C6Q240C8  ;               ;
; Top-level entity name                                              ; music        ; speaker       ;
; Family name                                                        ; Cyclone      ; Stratix       ;
; Use smart compilation                                              ; Off          ; Off           ;
; Restructure Multiplexers                                           ; Auto         ; Auto          ;
; Create Debugging Nodes for IP Cores                                ; off          ; off           ;
; Preserve fewer node names                                          ; On           ; On            ;
; Disable OpenCore Plus hardware evaluation                          ; Off          ; Off           ;
; Verilog Version                                                    ; Verilog_2001 ; Verilog_2001  ;
; VHDL Version                                                       ; VHDL93       ; VHDL93        ;
; State Machine Processing                                           ; Auto         ; Auto          ;
; Extract Verilog State Machines                                     ; On           ; On            ;
; Extract VHDL State Machines                                        ; On           ; On            ;
; Add Pass-Through Logic to Inferred RAMs                            ; On           ; On            ;
; NOT Gate Push-Back                                                 ; On           ; On            ;
; Power-Up Don't Care                                                ; On           ; On            ;
; Remove Redundant Logic Cells                                       ; Off          ; Off           ;
; Remove Duplicate Registers                                         ; On           ; On            ;
; Ignore CARRY Buffers                                               ; Off          ; Off           ;
; Ignore CASCADE Buffers                                             ; Off          ; Off           ;
; Ignore GLOBAL Buffers                                              ; Off          ; Off           ;
; Ignore ROW GLOBAL Buffers                                          ; Off          ; Off           ;
; Ignore LCELL Buffers                                               ; Off          ; Off           ;
; Ignore SOFT Buffers                                                ; On           ; On            ;
; Limit AHDL Integers to 32 Bits                                     ; Off          ; Off           ;
; Optimization Technique -- Cyclone                                  ; Balanced     ; Balanced      ;
; Carry Chain Length -- Stratix/Stratix GX/Cyclone/MAX II/Cyclone II ; 70           ; 70            ;
; Auto Carry Chains                                                  ; On           ; On            ;
; Auto Open-Drain Pins                                               ; On           ; On            ;
; Remove Duplicate Logic                                             ; On           ; On            ;
; Perform WYSIWYG Primitive Resynthesis                              ; Off          ; Off           ;
; Perform gate-level register retiming                               ; Off          ; Off           ;
; Allow register retiming to trade off Tsu/Tco with Fmax             ; On           ; On            ;
; Auto ROM Replacement                                               ; On           ; On            ;
; Auto RAM Replacement                                               ; On           ; On            ;
; Auto Shift Register Replacement                                    ; On           ; On            ;
; Auto Clock Enable Replacement                                      ; On           ; On            ;
; Allows Synchronous Control Signal Usage in Normal Mode Logic Cells ; On           ; On            ;
; Auto RAM Block Balancing                                           ; On           ; On            ;
; Auto Resource Sharing                                              ; Off          ; Off           ;
; Allow Any RAM Size For Recognition                                 ; Off          ; Off           ;
; Allow Any ROM Size For Recognition                                 ; Off          ; Off           ;
; Allow Any Shift Register Size For Recognition                      ; Off          ; Off           ;
; Maximum Number of M512 Memory Blocks                               ; -1           ; -1            ;
; Maximum Number of M4K Memory Blocks                                ; -1           ; -1            ;
; Maximum Number of M-RAM Memory Blocks                              ; -1           ; -1            ;
; Ignore translate_off and translate_on Synthesis Directives         ; Off          ; Off           ;
; Show Parameter Settings Tables in Synthesis Report                 ; On           ; On            ;
+--------------------------------------------------------------------+--------------+---------------+


+-------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read                                                                      ;
+----------------------------------+-----------------+------------------------+-------------------------------+
; File Name with User-Entered Path ; Used in Netlist ; File Type              ; File Name with Absolute Path  ;
+----------------------------------+-----------------+------------------------+-------------------------------+
; speaker.v                        ; yes             ; User Verilog HDL File  ; D:/FPGAtest/speaker/speaker.v ;
+----------------------------------+-----------------+------------------------+-------------------------------+


+---------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+-----------------------------------+---------+
; Resource                          ; Usage   ;
+-----------------------------------+---------+
; Total logic elements              ; 72      ;
; Total combinational functions     ; 70      ;
;     -- Total 4-input functions    ; 11      ;
;     -- Total 3-input functions    ; 9       ;
;     -- Total 2-input functions    ; 7       ;
;     -- Total 1-input functions    ; 43      ;
;     -- Total 0-input functions    ; 0       ;
; Combinational cells for routing   ; 0       ;
; Total registers                   ; 44      ;
; Total logic cells in carry chains ; 43      ;
; I/O pins                          ; 2       ;
; Maximum fan-out node              ; clk     ;
; Maximum fan-out                   ; 44      ;
; Total fan-out                     ; 217     ;
; Average fan-out                   ; 2.93    ;
+-----------------------------------+---------+


+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity                                                                                                                                       ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+---------------------+
; Compilation Hierarchy Node ; Logic Cells ; LC Registers ; Memory Bits ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Full Hierarchy Name ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+---------------------+
; |music                     ; 72 (72)     ; 44           ; 0           ; 2    ; 0            ; 28 (28)      ; 2 (2)             ; 42 (42)          ; 43 (43)         ; |music              ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+---------------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.


+------------------------------------------------------+
; General Register Statistics                          ;
+----------------------------------------------+-------+
; Statistic                                    ; Value ;
+----------------------------------------------+-------+
; Total registers                              ; 44    ;
; Number of registers using Synchronous Clear  ; 0     ;
; Number of registers using Synchronous Load   ; 0     ;
; Number of registers using Asynchronous Clear ; 0     ;
; Number of registers using Asynchronous Load  ; 0     ;
; Number of registers using Clock Enable       ; 1     ;
; Number of registers using Preset             ; 0     ;
+----------------------------------------------+-------+


+------------------------------------------------------------------------------------------------------------------------------------------+
; Multiplexer Restructuring Statistics (Restructuring Performed)                                                                           ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+
; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+
; 5:1                ; 7 bits    ; 21 LEs        ; 21 LEs               ; 0 LEs                  ; Yes        ; |music|counter[12]         ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+


+--------------------------------+
; Analysis & Synthesis Equations ;
+--------------------------------+
The equations can be found in D:/FPGAtest/speaker/speaker.map.eqn.


+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 5.0 Build 148 04/26/2005 SJ Full Version
    Info: Processing started: Fri Jan 18 19:57:35 2008
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off speaker -c speaker
Info: Found 1 design units, including 1 entities, in source file speaker.v
    Info: Found entity 1: music
Info: Elaborating entity "music" for the top level hierarchy
Warning: Verilog HDL assignment warning at speaker.v(6): truncated value with size 32 to match size of target (28)
Warning: Verilog HDL assignment warning at speaker.v(13): truncated value with size 32 to match size of target (15)
Info: Implemented 74 device resources after synthesis - the final resource count might be different
    Info: Implemented 1 input pins
    Info: Implemented 1 output pins
    Info: Implemented 72 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 2 warnings
    Info: Processing ended: Fri Jan 18 19:57:42 2008
    Info: Elapsed time: 00:00:08


?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品污污网站免费看| 欧美吞精做爰啪啪高潮| 一级日本不卡的影视| 欧美成人免费网站| 色综合久久中文综合久久牛| 男人的天堂亚洲一区| 亚洲天堂福利av| 久久久久国产精品人| 欧美另类高清zo欧美| 色综合一个色综合亚洲| 国内成人自拍视频| 免费人成黄页网站在线一区二区| 中文字幕一区二区三区不卡 | 色综合久久综合网欧美综合网| 另类小说欧美激情| 亚洲va国产天堂va久久en| 国产精品免费丝袜| 欧美大度的电影原声| 欧美日韩视频在线第一区| www.亚洲免费av| 国产精品原创巨作av| 麻豆成人综合网| 日韩福利视频导航| 亚洲一区二区三区自拍| 中文字幕亚洲视频| 中文字幕不卡的av| 欧美激情资源网| 久久综合色婷婷| 精品国产123| 日韩精品一区二区三区视频播放 | 成人禁用看黄a在线| 久久99久久99| 美女免费视频一区| 久热成人在线视频| 另类调教123区| 精品一区二区成人精品| 日本麻豆一区二区三区视频| 午夜影院久久久| 亚洲成人av资源| 午夜伊人狠狠久久| 视频精品一区二区| 日日摸夜夜添夜夜添精品视频| 亚洲国产一区视频| 亚洲成人午夜电影| 日韩高清一区二区| 精品一区二区影视| 国产福利不卡视频| 成人性色生活片| 91丨九色丨黑人外教| 色中色一区二区| 欧美揉bbbbb揉bbbbb| 欧美区视频在线观看| 欧美一区二区在线视频| 欧美一区二区视频在线观看2022| 欧美一区二区三区公司| 亚洲精品在线免费播放| 久久久久国产精品厨房| 国产精品全国免费观看高清| 国产精品久久久久久福利一牛影视| 国产精品私人自拍| 一区二区三区自拍| 免费在线观看成人| 国产精品一二三在| 在线中文字幕一区| 欧美一区二区国产| 国产三级一区二区三区| 亚洲欧美精品午睡沙发| 日韩av一区二区三区四区| 国产在线精品国自产拍免费| 成人午夜视频在线观看| 色吧成人激情小说| 日韩欧美久久一区| 中文字幕国产一区| 午夜精彩视频在线观看不卡| 韩国一区二区三区| 91视频观看免费| 欧美成人性福生活免费看| 中文字幕欧美国产| 偷拍日韩校园综合在线| 激情综合色播五月| 91在线国产福利| 日韩一级大片在线| 亚洲色图欧洲色图婷婷| 天天av天天翘天天综合网色鬼国产| 精品一区二区三区视频在线观看| caoporn国产一区二区| 欧美精品乱码久久久久久按摩| 久久久久99精品一区| 午夜不卡av免费| 粉嫩一区二区三区在线看| 欧美日本视频在线| 国产精品日韩精品欧美在线| 日韩精品成人一区二区在线| 国产a精品视频| 91精品国产综合久久婷婷香蕉 | 制服视频三区第一页精品| 欧美经典三级视频一区二区三区| 亚洲123区在线观看| 成人一区二区三区| 精品免费国产一区二区三区四区| 亚洲欧美另类图片小说| 国产福利一区二区三区| 欧美久久一二区| 亚洲毛片av在线| 国产成人午夜视频| 日韩一卡二卡三卡四卡| 一区二区三区久久久| 成人午夜视频网站| 欧美大片一区二区| 日韩av一区二| 欧美三级视频在线| 中文字幕一区在线观看| 国产精品77777竹菊影视小说| 欧美精品久久99| 亚洲图片欧美视频| 日本精品视频一区二区三区| 国产精品女同一区二区三区| 国产美女主播视频一区| 精品久久久三级丝袜| 午夜av电影一区| 欧美日本精品一区二区三区| 亚洲精品你懂的| 97久久精品人人澡人人爽| 中文在线资源观看网站视频免费不卡 | 亚洲视频小说图片| eeuss鲁一区二区三区| 久久久不卡网国产精品二区| 久久99国内精品| 欧美成人艳星乳罩| 极品尤物av久久免费看| 日韩精品综合一本久道在线视频| 日韩av一区二区三区四区| 5858s免费视频成人| 日韩和欧美一区二区| 欧美日韩精品一区二区天天拍小说 | 免费高清视频精品| 欧美一级高清大全免费观看| 日日摸夜夜添夜夜添亚洲女人| 欧美高清性hdvideosex| 日本va欧美va精品发布| 欧美一区二区三区男人的天堂| 免费成人在线影院| 亚洲精品一线二线三线| 国产一区欧美日韩| 中文字幕第一区| 一本色道久久综合精品竹菊| 一区二区三区四区乱视频| 在线免费不卡视频| 天天色图综合网| 欧美成人官网二区| 国产成人精品亚洲777人妖| 国产精品三级av在线播放| 99在线精品观看| 一区二区三区高清在线| 欧美剧情片在线观看| 久久97超碰色| 国产精品久久久久毛片软件| 一本一本大道香蕉久在线精品| 一区二区三区欧美日| 欧美日韩高清不卡| 精品一二三四在线| 国产精品国产三级国产aⅴ无密码| 97国产一区二区| 亚洲国产精品一区二区www| 日韩欧美一区二区不卡| 国产成人在线视频网址| 亚洲综合成人在线视频| 91精品国产综合久久精品| 国产成人鲁色资源国产91色综| 国产精品九色蝌蚪自拍| 欧美日韩亚洲另类| 国产精品99久久久久久久vr | 亚洲伊人伊色伊影伊综合网| 91精品啪在线观看国产60岁| 国产一区二区三区在线观看精品 | 日本伊人色综合网| 亚洲国产精品黑人久久久| 欧美四级电影在线观看| 国模大尺度一区二区三区| 综合亚洲深深色噜噜狠狠网站| 91精品国产综合久久久蜜臀粉嫩 | 美腿丝袜亚洲三区| 国产精品另类一区| 91精品国产一区二区三区香蕉| 国产传媒欧美日韩成人| 亚洲一二三级电影| 欧美国产国产综合| 日韩一级完整毛片| 91久久精品一区二区| 国产一区二区影院| 亚洲福中文字幕伊人影院| 国产人成一区二区三区影院| 欧美日韩国产一级片| 不卡一二三区首页| 韩国欧美国产1区| 午夜影院在线观看欧美| 综合久久久久久久| 亚洲精品一线二线三线无人区| 欧美日韩在线观看一区二区| 国产99久久久精品|