亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mouse_timesim.vhd

?? 用vhdl實現ps2鼠標的源程序
?? VHD
?? 第 1 頁 / 共 5 頁
字號:
-- Xilinx Vhdl produced by program ngd2vhdl E.38-- Command: -rpw 100 -tpw 1 -ar Structure -xon true -w mouse.nga mouse_timesim.vhd -- Input file: mouse.nga-- Output file: mouse_timesim.vhd-- Design name: mouse-- Xilinx: d:/Xilinx-- # of Entities: 1-- Device: 2s100tq144-5-- The output of ngd2vhdl is a simulation model. This file cannot be synthesized,-- or used in any other manner other than simulation. This netlist uses simulation-- primitives which may not represent the true implementation of the device, however-- the netlist is functionally correct. Do not modify this file.-- Model for  ROC (Reset-On-Configuration) Celllibrary IEEE;use IEEE.std_logic_1164.all;use IEEE.VITAL_Timing.all;entity ROC is  generic (InstancePath: STRING := "*";           WIDTH : Time := 100 ns);  port(O : out std_ulogic := '1') ;  attribute VITAL_LEVEL0 of ROC : entity is TRUE;end ROC;architecture ROC_V of ROC isattribute VITAL_LEVEL0 of ROC_V : architecture is TRUE;begin  ONE_SHOT : process  begin    if (WIDTH <= 0 ns) then       assert FALSE report       "*** Error: a positive value of WIDTH must be specified ***"       severity failure;    else       wait for WIDTH;       O <= '0';    end if;    wait;  end process ONE_SHOT;end ROC_V;-- Model for  TOC (Tristate-On-Configuration) Celllibrary IEEE;use IEEE.std_logic_1164.all;use IEEE.VITAL_Timing.all;entity TOC is  generic (InstancePath: STRING := "*";           WIDTH : Time := 0 ns);  port(O : out std_ulogic := '0');  attribute VITAL_LEVEL0 of TOC : entity is TRUE;end TOC;architecture TOC_V of TOC isattribute VITAL_LEVEL0 of TOC_V : architecture is TRUE;begin  ONE_SHOT : process  begin    O <= '1';    if (WIDTH <= 0 ns) then       O <= '0';    else       wait for WIDTH;       O <= '0';    end if;    wait;  end process ONE_SHOT;end TOC_V;library IEEE;use IEEE.STD_LOGIC_1164.ALL;library SIMPRIM;use SIMPRIM.VCOMPONENTS.ALL;use SIMPRIM.VPACKAGE.ALL;entity mouse is  port (    clk : in STD_LOGIC := 'X';     xsign : out STD_LOGIC;     error_no_ack : out STD_LOGIC;     ysign : out STD_LOGIC;     left_button : out STD_LOGIC;     ps2_data : inout STD_LOGIC;     reset : in STD_LOGIC := 'X';     right_button : out STD_LOGIC;     ps2_clk : inout STD_LOGIC;     x_increment : out STD_LOGIC_VECTOR ( 8 downto 0 );     y_increment : out STD_LOGIC_VECTOR ( 8 downto 0 )   );end mouse;architecture Structure of mouse is  component ROC    generic (InstancePath: STRING := "*";             WIDTH : Time := 100 ns);    port (O : out STD_ULOGIC := '1');  end component;  component TOC    generic (InstancePath: STRING := "*";             WIDTH : Time := 0 ns);    port (O : out STD_ULOGIC := '1');  end component;  signal N244 : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_9 : STD_LOGIC;   signal clk_BUFGP : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_11 : STD_LOGIC;   signal N217 : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_13 : STD_LOGIC;   signal Madd_n0033_inst_cy_1 : STD_LOGIC;   signal GLOBAL_LOGIC1 : STD_LOGIC;   signal GLOBAL_LOGIC0 : STD_LOGIC;   signal N393 : STD_LOGIC;   signal Madd_n0033_inst_cy_3 : STD_LOGIC;   signal N385 : STD_LOGIC;   signal N397 : STD_LOGIC;   signal N401 : STD_LOGIC;   signal N249 : STD_LOGIC;   signal m1_state_FFD2_1 : STD_LOGIC;   signal N313 : STD_LOGIC;   signal N342 : STD_LOGIC;   signal N222 : STD_LOGIC;   signal N228 : STD_LOGIC;   signal N234 : STD_LOGIC;   signal N242 : STD_LOGIC;   signal N247 : STD_LOGIC;   signal reset_IBUF : STD_LOGIC;   signal m2_state_FFD14 : STD_LOGIC;   signal m2_state_FFD3 : STD_LOGIC;   signal m2_state_FFD2 : STD_LOGIC;   signal m2_state_FFD4 : STD_LOGIC;   signal m2_state_FFD8 : STD_LOGIC;   signal N2316 : STD_LOGIC;   signal N344 : STD_LOGIC;   signal m2_state_FFD9 : STD_LOGIC;   signal N329 : STD_LOGIC;   signal N282 : STD_LOGIC;   signal m1_state_FFD1 : STD_LOGIC;   signal N271 : STD_LOGIC;   signal m1_state_FFD2_2 : STD_LOGIC;   signal m1_state_FFD2 : STD_LOGIC;   signal N2340 : STD_LOGIC;   signal m2_state_FFD10 : STD_LOGIC;   signal N319 : STD_LOGIC;   signal m2_state_FFD11 : STD_LOGIC;   signal N317 : STD_LOGIC;   signal N2310 : STD_LOGIC;   signal N2312 : STD_LOGIC;   signal N272 : STD_LOGIC;   signal m2_state_FFD12 : STD_LOGIC;   signal m2_state_FFD13 : STD_LOGIC;   signal m1_state_FFD5 : STD_LOGIC;   signal m1_state_FFD6 : STD_LOGIC;   signal m1_state_FFD4 : STD_LOGIC;   signal N2336 : STD_LOGIC;   signal m1_state_FFD3 : STD_LOGIC;   signal N258 : STD_LOGIC;   signal m2_state_FFD1 : STD_LOGIC;   signal m2_state_FFD6 : STD_LOGIC;   signal m2_state_FFD5 : STD_LOGIC;   signal y_increment_0_OBUF : STD_LOGIC;   signal y_increment_1_OBUF : STD_LOGIC;   signal y_increment_2_OBUF : STD_LOGIC;   signal y_increment_3_OBUF : STD_LOGIC;   signal y_increment_4_OBUF : STD_LOGIC;   signal y_increment_5_OBUF : STD_LOGIC;   signal y_increment_6_OBUF : STD_LOGIC;   signal y_increment_7_OBUF : STD_LOGIC;   signal x_increment_0_OBUF : STD_LOGIC;   signal m2_state_FFD7 : STD_LOGIC;   signal N210 : STD_LOGIC;   signal x_increment_2_OBUF : STD_LOGIC;   signal x_increment_3_OBUF : STD_LOGIC;   signal xsign_OBUF : STD_LOGIC;   signal ysign_OBUF : STD_LOGIC;   signal x_increment_8_OBUF : STD_LOGIC;   signal y_increment_8_OBUF : STD_LOGIC;   signal x_increment_1_OBUF : STD_LOGIC;   signal clk_BUFGP_IBUFG : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_7 : STD_LOGIC;   signal GLOBAL_LOGIC1_0 : STD_LOGIC;   signal GLOBAL_LOGIC0_0 : STD_LOGIC;   signal watchdog_timer_count_4_CYINIT : STD_LOGIC;   signal N484 : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_10 : STD_LOGIC;   signal watchdog_timer_count_4_LOGIC_ZERO : STD_LOGIC;   signal watchdog_timer_count_4_CYMUXG : STD_LOGIC;   signal watchdog_timer_count_4_GROM : STD_LOGIC;   signal watchdog_timer_count_4_FROM : STD_LOGIC;   signal N486 : STD_LOGIC;   signal watchdog_timer_count_4_FFY_RST : STD_LOGIC;   signal watchdog_timer_count_4_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal watchdog_timer_count_4_FFX_RST : STD_LOGIC;   signal watchdog_timer_count_4_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal watchdog_timer_count_6_CYINIT : STD_LOGIC;   signal N417 : STD_LOGIC;   signal watchdog_timer_count_Madd_n0000_inst_cy_12 : STD_LOGIC;   signal watchdog_timer_count_6_LOGIC_ZERO : STD_LOGIC;   signal watchdog_timer_count_6_CYMUXG : STD_LOGIC;   signal watchdog_timer_count_6_GROM : STD_LOGIC;   signal watchdog_timer_count_6_FROM : STD_LOGIC;   signal N482 : STD_LOGIC;   signal watchdog_timer_count_6_FFY_RST : STD_LOGIC;   signal watchdog_timer_count_6_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal watchdog_timer_count_6_FFX_RST : STD_LOGIC;   signal watchdog_timer_count_6_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal watchdog_timer_count_8_CYINIT : STD_LOGIC;   signal watchdog_timer_count_8_GROM : STD_LOGIC;   signal watchdog_timer_count_8_rt : STD_LOGIC;   signal N488 : STD_LOGIC;   signal watchdog_timer_count_8_FFX_RST : STD_LOGIC;   signal watchdog_timer_count_8_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal N393_LOGIC_ZERO : STD_LOGIC;   signal N393_CYINIT : STD_LOGIC;   signal N393_XORG : STD_LOGIC;   signal Madd_n0033_inst_cy_0 : STD_LOGIC;   signal N393_CYMUXG : STD_LOGIC;   signal N393_GROM : STD_LOGIC;   signal Madd_n0033_inst_lut2_0 : STD_LOGIC;   signal N385_CYINIT : STD_LOGIC;   signal N385_XORG : STD_LOGIC;   signal Madd_n0033_inst_cy_2 : STD_LOGIC;   signal N385_LOGIC_ZERO : STD_LOGIC;   signal N385_CYMUXG : STD_LOGIC;   signal N385_GROM : STD_LOGIC;   signal N385_FROM : STD_LOGIC;   signal N385_XORF : STD_LOGIC;   signal N401_CYINIT : STD_LOGIC;   signal N401_XORG : STD_LOGIC;   signal Madd_n0033_inst_cy_4 : STD_LOGIC;   signal bitcount_5_rt : STD_LOGIC;   signal N401_FROM : STD_LOGIC;   signal N401_XORF : STD_LOGIC;   signal N401_LOGIC_ZERO : STD_LOGIC;   signal N313_GROM : STD_LOGIC;   signal N313_FROM : STD_LOGIC;   signal N242_GROM : STD_LOGIC;   signal N242_FROM : STD_LOGIC;   signal bitcount_1_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N391 : STD_LOGIC;   signal N395 : STD_LOGIC;   signal bitcount_1_FFY_RST : STD_LOGIC;   signal bitcount_1_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal bitcount_1_FFX_RST : STD_LOGIC;   signal bitcount_1_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal bitcount_3_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N387 : STD_LOGIC;   signal N399 : STD_LOGIC;   signal bitcount_3_FFY_RST : STD_LOGIC;   signal bitcount_3_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal bitcount_3_FFX_RST : STD_LOGIC;   signal bitcount_3_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal bitcount_5_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N403 : STD_LOGIC;   signal N251 : STD_LOGIC;   signal bitcount_5_FFY_RST : STD_LOGIC;   signal bitcount_5_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal bitcount_5_FFX_RST : STD_LOGIC;   signal bitcount_5_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD4_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N370 : STD_LOGIC;   signal N375 : STD_LOGIC;   signal m2_state_FFD4_FFY_RST : STD_LOGIC;   signal m2_state_FFD4_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD4_FFX_RST : STD_LOGIC;   signal m2_state_FFD4_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD9_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N348 : STD_LOGIC;   signal m2_state_FFD9_FROM : STD_LOGIC;   signal m2_state_FFD9_FFY_RST : STD_LOGIC;   signal m2_state_FFD9_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m1_state_FFD2_2_SRMUX_OUTPUTNOT : STD_LOGIC;   signal m1_state_FFD2_2_GROM : STD_LOGIC;   signal m1_state_FFD2_2_FFY_RST : STD_LOGIC;   signal m1_state_FFD2_2_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m1_state_FFD2_2_FFX_RST : STD_LOGIC;   signal m1_state_FFD2_2_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD10_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N334 : STD_LOGIC;   signal m2_state_FFD10_FROM : STD_LOGIC;   signal m2_state_FFD10_FFY_RST : STD_LOGIC;   signal m2_state_FFD10_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD11_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N325 : STD_LOGIC;   signal m2_state_FFD11_FROM : STD_LOGIC;   signal m2_state_FFD11_FFY_RST : STD_LOGIC;   signal m2_state_FFD11_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD14_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N297 : STD_LOGIC;   signal N292 : STD_LOGIC;   signal m2_state_FFD14_FFY_RST : STD_LOGIC;   signal m2_state_FFD14_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD14_FFX_RST : STD_LOGIC;   signal m2_state_FFD14_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m1_state_FFD6_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N273 : STD_LOGIC;   signal N269 : STD_LOGIC;   signal m1_state_FFD6_FFY_RST : STD_LOGIC;   signal m1_state_FFD6_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m1_state_FFD6_FFX_RST : STD_LOGIC;   signal m1_state_FFD6_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal N2336_GROM : STD_LOGIC;   signal N2336_FROM : STD_LOGIC;   signal m1_state_FFD3_SRMUX_OUTPUTNOT : STD_LOGIC;   signal m1_state_FFD3_GROM : STD_LOGIC;   signal N260 : STD_LOGIC;   signal m1_state_FFD3_FFX_RST : STD_LOGIC;   signal m1_state_FFD3_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD5_SRMUX_OUTPUTNOT : STD_LOGIC;   signal N353 : STD_LOGIC;   signal m2_state_FFD5_FFY_RST : STD_LOGIC;   signal m2_state_FFD5_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD5_FFX_RST : STD_LOGIC;   signal m2_state_FFD5_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_12_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_12_FFY_RST : STD_LOGIC;   signal q_12_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_12_FFX_RST : STD_LOGIC;   signal q_12_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_22_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_22_FFY_RST : STD_LOGIC;   signal q_22_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_22_FFX_RST : STD_LOGIC;   signal q_22_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_14_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_14_FFY_RST : STD_LOGIC;   signal q_14_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_14_FFX_RST : STD_LOGIC;   signal q_14_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_0_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_0_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_0_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_31_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_31_FFY_RST : STD_LOGIC;   signal q_31_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_24_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_24_FFY_RST : STD_LOGIC;   signal q_24_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_24_FFX_RST : STD_LOGIC;   signal q_24_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_16_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_16_FFY_RST : STD_LOGIC;   signal q_16_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_16_FFX_RST : STD_LOGIC;   signal q_16_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_1_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_1_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_1_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_32_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_32_FFY_RST : STD_LOGIC;   signal q_32_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_2_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_2_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_2_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_26_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_26_FFY_RST : STD_LOGIC;   signal q_26_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_26_FFX_RST : STD_LOGIC;   signal q_26_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_18_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_18_FFY_RST : STD_LOGIC;   signal q_18_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_18_FFX_RST : STD_LOGIC;   signal q_18_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_3_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_3_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_3_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal debounce_timer_count_0_BXMUXNOT : STD_LOGIC;   signal N264 : STD_LOGIC;   signal debounce_timer_count_0_FFY_RST : STD_LOGIC;   signal debounce_timer_count_0_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal debounce_timer_count_0_FFX_RST : STD_LOGIC;   signal debounce_timer_count_0_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_4_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_4_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_4_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_28_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_28_FFY_RST : STD_LOGIC;   signal q_28_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_28_FFX_RST : STD_LOGIC;   signal q_28_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_20_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_20_FFY_RST : STD_LOGIC;   signal q_20_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_20_FFX_RST : STD_LOGIC;   signal q_20_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_5_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_5_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_5_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_6_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_6_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_6_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_30_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_30_FFY_RST : STD_LOGIC;   signal q_30_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_30_FFX_RST : STD_LOGIC;   signal q_30_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_7_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_7_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_7_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal x_increment_0_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal x_increment_0_OBUF_FFY_RST : STD_LOGIC;   signal x_increment_0_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal N210_GROM : STD_LOGIC;   signal N222_GROM : STD_LOGIC;   signal N222_FROM : STD_LOGIC;   signal m2_state_FFD2_LOGIC_ZERO : STD_LOGIC;   signal m2_state_FFD2_SRMUX_OUTPUTNOT : STD_LOGIC;   signal m2_state_FFD2_GROM : STD_LOGIC;   signal N364 : STD_LOGIC;   signal m2_state_FFD2_FFY_SET : STD_LOGIC;   signal m2_state_FFD2_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD2_FFX_RST : STD_LOGIC;   signal m2_state_FFD2_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal N228_GROM : STD_LOGIC;   signal m2_state_FFD12_SRMUX_OUTPUTNOT : STD_LOGIC;   signal m2_state_FFD12_GROM : STD_LOGIC;   signal N301 : STD_LOGIC;   signal m2_state_FFD12_FFX_RST : STD_LOGIC;   signal m2_state_FFD12_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal x_increment_2_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal x_increment_2_OBUF_FFY_RST : STD_LOGIC;   signal x_increment_2_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal x_increment_3_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal x_increment_3_OBUF_FFY_RST : STD_LOGIC;   signal x_increment_3_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal xsign_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal xsign_OBUF_FFY_RST : STD_LOGIC;   signal xsign_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal ysign_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal ysign_OBUF_FFY_RST : STD_LOGIC;   signal ysign_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal x_increment_8_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal x_increment_8_OBUF_FFY_RST : STD_LOGIC;   signal x_increment_8_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal y_increment_8_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal y_increment_8_OBUF_FFY_RST : STD_LOGIC;   signal y_increment_8_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal x_increment_1_OBUF_SRMUX_OUTPUTNOT : STD_LOGIC;   signal x_increment_1_OBUF_FFY_RST : STD_LOGIC;   signal x_increment_1_OBUF_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_2_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_2_FFY_RST : STD_LOGIC;   signal q_2_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_2_FFX_RST : STD_LOGIC;   signal q_2_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal N234_GROM : STD_LOGIC;   signal N234_FROM : STD_LOGIC;   signal q_4_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_4_FFY_RST : STD_LOGIC;   signal q_4_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_4_FFX_RST : STD_LOGIC;   signal q_4_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal m2_state_FFD8_SRMUX_OUTPUTNOT : STD_LOGIC;   signal m2_state_FFD8_GROM : STD_LOGIC;   signal I_m2_state_XX_FFD8_O : STD_LOGIC;   signal m2_state_FFD8_FFX_RST : STD_LOGIC;   signal m2_state_FFD8_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_6_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_6_FFY_RST : STD_LOGIC;   signal q_6_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_6_FFX_RST : STD_LOGIC;   signal q_6_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_8_SRMUX_OUTPUTNOT : STD_LOGIC;   signal q_8_FFY_RST : STD_LOGIC;   signal q_8_FFY_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_8_FFX_RST : STD_LOGIC;   signal q_8_FFX_ASYNC_FF_GSR_OR : STD_LOGIC;   signal q_10_SRMUX_OUTPUTNOT : STD_LOGIC; 

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲人成7777| 久久久精品一品道一区| 国产精品18久久久久| 日本少妇一区二区| 亚洲超碰97人人做人人爱| 亚洲一区二区三区在线播放| 亚洲日穴在线视频| 性欧美疯狂xxxxbbbb| 日韩综合小视频| 久久精品国产一区二区三| 国产一区二区免费在线| 粉嫩在线一区二区三区视频| 懂色av中文字幕一区二区三区| 成人免费视频网站在线观看| 91视频在线观看免费| 欧美精品在线观看播放| 久久亚洲捆绑美女| 国产精品国产三级国产aⅴ原创 | 成人欧美一区二区三区视频网页| 国产精品水嫩水嫩| 亚洲自拍都市欧美小说| 日韩av成人高清| 国产69精品久久99不卡| 色先锋久久av资源部| 制服丝袜日韩国产| 国产欧美日韩精品在线| 有码一区二区三区| 琪琪一区二区三区| 国产成人免费视频| 欧美在线短视频| 2023国产精品自拍| 亚洲综合丝袜美腿| 精品一区二区三区久久| 色综合久久88色综合天天| 欧美一级高清片| 国产精品全国免费观看高清| 亚洲一区二区三区中文字幕 | 免费观看久久久4p| 99久久精品国产观看| 欧美一区午夜精品| 亚洲日本va在线观看| 久久精品二区亚洲w码| 91极品美女在线| 久久精品在线免费观看| 日韩电影在线免费| 免费欧美在线视频| 欧美无人高清视频在线观看| 中文字幕一区二区视频| 国产在线精品不卡| 91精品国产综合久久久久| 最近日韩中文字幕| 懂色中文一区二区在线播放| 精品国产伦理网| 日本亚洲电影天堂| 欧美三级资源在线| 亚洲天天做日日做天天谢日日欢| 九九视频精品免费| 91精品国产综合久久精品| 亚洲美女屁股眼交| 91浏览器入口在线观看| 日本一区二区视频在线| 国产一区二区电影| 26uuu国产一区二区三区| 日韩在线观看一区二区| 欧美男男青年gay1069videost| 亚洲精品国产一区二区三区四区在线| 国产高清不卡二三区| 2017欧美狠狠色| 久久99国内精品| 欧美一级片在线观看| 日韩黄色免费网站| 日韩一级免费观看| 日本伊人午夜精品| 欧美一区二区三区视频| 美女视频免费一区| 久久无码av三级| 粉嫩aⅴ一区二区三区四区五区| 欧美国产精品一区二区三区| 国产精品香蕉一区二区三区| 欧美激情一区二区三区| 成人性视频免费网站| 椎名由奈av一区二区三区| 99久久亚洲一区二区三区青草| 中文字幕一区二区三区在线不卡 | 婷婷六月综合亚洲| 日韩免费观看2025年上映的电影 | 日韩一区国产二区欧美三区| 秋霞午夜鲁丝一区二区老狼| 欧美成人福利视频| 国产成人在线视频网站| 中文字幕一区视频| 欧美精品一二三| 精品午夜久久福利影院| 亚洲国产精品精华液2区45| 一本大道久久a久久综合| 日日摸夜夜添夜夜添亚洲女人| 精品欧美一区二区三区精品久久 | 色综合天天综合网天天狠天天| 亚洲精品欧美在线| 91精品国产综合久久精品图片 | 一本久久综合亚洲鲁鲁五月天 | 中文字幕一区二区三区蜜月| 欧洲中文字幕精品| 激情小说亚洲一区| 日韩毛片精品高清免费| 制服.丝袜.亚洲.中文.综合| 国产呦萝稀缺另类资源| 亚洲综合色自拍一区| 久久综合久久综合九色| 91丨九色丨蝌蚪丨老版| 美女尤物国产一区| 亚洲免费视频成人| 久久午夜免费电影| 欧美日韩五月天| 国产.欧美.日韩| 日韩电影在线观看网站| 亚洲欧美区自拍先锋| 精品1区2区在线观看| 欧美日韩精品一区二区天天拍小说 | 成av人片一区二区| 老司机免费视频一区二区三区| 亚洲免费av在线| 2022国产精品视频| 欧美一区二区女人| 日本精品裸体写真集在线观看| 国产精品一二三四区| 午夜电影网一区| 亚洲久草在线视频| 欧美激情一区二区在线| 精品国产乱码久久久久久蜜臀| 在线观看欧美黄色| 成人av资源站| 风间由美一区二区三区在线观看| 日韩精品亚洲专区| 午夜视频在线观看一区二区| 亚洲欧美精品午睡沙发| 国产精品国产三级国产aⅴ无密码| 精品国产99国产精品| 日韩一级免费一区| 日韩午夜在线播放| 日韩欧美国产一区二区三区| 欧美久久久久久久久| 欧美伊人精品成人久久综合97| 成年人网站91| 色综合色狠狠综合色| 99久久婷婷国产综合精品电影| 成人性生交大片免费看视频在线 | 欧美性猛交xxxx黑人交| 99久久777色| 91日韩精品一区| 色欧美片视频在线观看| 色婷婷激情一区二区三区| 91久久免费观看| 欧美日韩在线综合| 91精品国产麻豆| 中文字幕的久久| 国产精品久久久久久亚洲伦 | 韩国视频一区二区| 国产酒店精品激情| 成人黄色大片在线观看| 成人av在线看| 欧美在线一区二区三区| 欧美一区二区视频在线观看2020 | 中文欧美字幕免费| 18欧美乱大交hd1984| 亚洲综合在线五月| 三级精品在线观看| 国产一区二区久久| jlzzjlzz亚洲日本少妇| 欧美日韩在线亚洲一区蜜芽| 日韩一区二区免费电影| 久久青草欧美一区二区三区| 中文字幕一区日韩精品欧美| 亚洲va欧美va天堂v国产综合| 免费观看一级欧美片| 成人精品小蝌蚪| 欧美日韩一级片在线观看| 日韩欧美国产wwwww| 国产精品免费网站在线观看| 亚洲在线中文字幕| 精品一区二区三区免费观看| 99久久综合精品| 6080日韩午夜伦伦午夜伦| 久久久蜜桃精品| 天堂影院一区二区| 成人一区二区三区视频| 欧美日韩免费观看一区二区三区| 日韩精品一区二区三区在线播放| 国产精品色哟哟网站| 日本欧美一区二区三区乱码| 成人18精品视频| 26uuu久久综合| 亚洲va韩国va欧美va| av在线一区二区| 久久综合网色—综合色88| 亚洲国产中文字幕在线视频综合| 国产在线播放一区| 欧美一区二区三区在线| 亚洲视频在线一区二区| 国产一区在线观看视频|