亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? 8_bit_rtl_lib.vhd

?? 該源碼為用VHDL(硬件描述語言)編寫的100個實例的源代碼
?? VHD
字號:
use work.bit_rtl_pkg.all;---------------------------------------- MUX2--     2 select 1  multiplexer--------------------------------------entity bit_rtl_mux2 is port (   in1 : in bit_vector;   in2 : in bit_vector;   pout : out bit_vector;   cnt1: in bit );end bit_rtl_mux2;architecture func of bit_rtl_mux2 isbegin   pout <= in1 when cnt1 ='0' else		  in2;end  func;---------------------------------------- MUX2     bit--     2 select 1  multiplexer--------------------------------------entity bit_rtl_mux2_bit is port (   in1 : in bit;   in2 : in bit;   pout : out bit;   cnt1: in bit );end bit_rtl_mux2_bit;architecture func of bit_rtl_mux2_bit isbegin   pout <= in1 when cnt1 ='0' else		  in2;end  func;---------------------------------------- MUX4--     4 select 1  multiplexer--------------------------------------entity bit_rtl_mux4 is port (   in1 : in bit_vector ;   in2 : in bit_vector ;   in3 : in bit_vector ;   in4 : in bit_vector ;   pout : out bit_vector;   cnt2: in bit;   cnt1: in bit );end bit_rtl_mux4;architecture func of bit_rtl_mux4 isbegin   pout <= in1 when cnt2 ='0' and cnt1='0' else		  in2 when cnt2 ='0' and cnt1='1' else		  in3 when cnt2 ='1' and cnt1='0' else		  in4 ;end  func;---------------------------------------- MUX4 bit--     4 select 1  multiplexer--------------------------------------entity bit_rtl_mux4_bit is port (   in1 : in bit ;   in2 : in bit ;   in3 : in bit ;   in4 : in bit := '0';   pout : out bit;   cnt2: in bit;   cnt1: in bit );end bit_rtl_mux4_bit;architecture func of bit_rtl_mux4_bit isbegin   pout <= in1 when cnt2 ='0' and cnt1='0' else		  in2 when cnt2 ='0' and cnt1='1' else		  in3 when cnt2 ='1' and cnt1='0' else		  in4 ;end  func;use work.bit_rtl_pkg.all;---------------------------------------- MUX8--     8 select 1  multiplexer--------------------------------------entity bit_rtl_mux8 is port (   in1 : in bit_vector  ;   in2 : in bit_vector  ;   in3 : in bit_vector  ;   in4 : in bit_vector  ;   in5 : in bit_vector  ;   in6 : in bit_vector  ;   in7 : in bit_vector  ;   in8 : in bit_vector  ;   pout : out bit_vector;   cnt3: in bit;   cnt2: in bit;   cnt1: in bit );end bit_rtl_mux8;architecture func of bit_rtl_mux8 isbegin   pout <= in1 when cnt3 ='0' and cnt2 ='0' and cnt1='0' else           in2 when cnt3 ='0' and cnt2 ='0' and cnt1='1' else           in3 when cnt3 ='0' and cnt2 ='1' and cnt1='0' else           in4 when cnt3 ='0' and cnt2 ='1' and cnt1='1' else           in5 when cnt3 ='1' and cnt2 ='0' and cnt1='0' else           in6 when cnt3 ='1' and cnt2 ='0' and cnt1='1' else           in7 when cnt3 ='1' and cnt2 ='1' and cnt1='0' else           --in8 when cnt3 ='1' and cnt2 ='1' and cnt1='1' else           in8 ;end  func;use work.bit_rtl_pkg.all;---------------------------------------- MUX16--     16 select 1  multiplexer--------------------------------------entity bit_rtl_mux16 is port (   in1 : in bit_vector ;   in2 : in bit_vector ;   in3 : in bit_vector ;   in4 : in bit_vector ;   in5 : in bit_vector ;   in6 : in bit_vector ;   in7 : in bit_vector ;   in8 : in bit_vector ;   in9 : in bit_vector ;   in10: in bit_vector ;   in11: in bit_vector ;   in12: in bit_vector ;   in13: in bit_vector ;   in14: in bit_vector ;   in15: in bit_vector ;   in16: in bit_vector ;   pout : out bit_vector;   cnt4: in bit;   cnt3: in bit;   cnt2: in bit;   cnt1: in bit );end bit_rtl_mux16;architecture func of bit_rtl_mux16 isbegin   pout <= in1  when cnt4='0' and cnt3 ='0' and cnt2 ='0' and cnt1='0' else           in2  when cnt4='0' and cnt3 ='0' and cnt2 ='0' and cnt1='1' else           in3  when cnt4='0' and cnt3 ='0' and cnt2 ='1' and cnt1='0' else           in4  when cnt4='0' and cnt3 ='0' and cnt2 ='1' and cnt1='1' else           in5  when cnt4='0' and cnt3 ='1' and cnt2 ='0' and cnt1='0' else           in6  when cnt4='0' and cnt3 ='1' and cnt2 ='0' and cnt1='1' else           in7  when cnt4='0' and cnt3 ='1' and cnt2 ='1' and cnt1='0' else           in8  when cnt4='0' and cnt3 ='1' and cnt2 ='1' and cnt1='1' else           in9  when cnt4='1' and cnt3 ='0' and cnt2 ='0' and cnt1='0' else           in10 when cnt4='1' and cnt3 ='0' and cnt2 ='0' and cnt1='1' else           in11 when cnt4='1' and cnt3 ='0' and cnt2 ='1' and cnt1='0' else           in12 when cnt4='1' and cnt3 ='0' and cnt2 ='1' and cnt1='1' else           in13 when cnt4='1' and cnt3 ='1' and cnt2 ='0' and cnt1='0' else           in14 when cnt4='1' and cnt3 ='1' and cnt2 ='0' and cnt1='1' else           in15 when cnt4='1' and cnt3 ='1' and cnt2 ='1' and cnt1='0' else           in16;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Adder--     --------------------------------------entity bit_rtl_adder is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  cntl : bit;	  pout : out bit_vector   );end bit_rtl_adder;  architecture func of bit_rtl_adder isbegin   process(cntl)   begin	  if (cntl = '1') then		 pout <= in1+in2;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Adder--     no control ports   --------------------------------------entity bit_rtl_adder_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit_vector   );end bit_rtl_adder_nc;  architecture func of bit_rtl_adder_nc isbegin   process(in1,in2)   begin	  pout <= in1+in2 after 1 ns;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Subsracter--     --------------------------------------entity bit_rtl_substracter is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  cntl : bit;	  pout : out bit_vector   );end bit_rtl_substracter;  architecture func of bit_rtl_substracter isbegin   process(cntl)   begin	  if (cntl = '1') then		 pout <= in1-in2 after 1 ns ;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Subsracter--     no control ports   --------------------------------------entity bit_rtl_substracter_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit_vector   );end bit_rtl_substracter_nc;  architecture func of bit_rtl_substracter_nc isbegin   process(in1,in2)   begin	  pout <= in1-in2 after 1 ns;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Multiplier--     --------------------------------------entity bit_rtl_multiplier is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  cntl : bit;	  pout : out bit_vector   );end bit_rtl_multiplier;  architecture func of bit_rtl_multiplier isbegin   process(cntl)   begin	  if (cntl = '1') then		 pout <= in1*in2;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Multiplier--    no control ports --------------------------------------entity bit_rtl_multiplier_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit_vector   );end bit_rtl_multiplier_nc;  architecture func of bit_rtl_multiplier_nc isbegin   process(in1,in2)   begin	  pout <= in1*in2 after 1 ns;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Divider--     --------------------------------------entity bit_rtl_divider is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  cntl : bit;	  pout : out bit_vector   );end bit_rtl_divider;architecture func of bit_rtl_divider isbegin   process(cntl)   begin	  if (cntl = '1') then		 pout <= in1 - in2;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  Divider--    no control ports --------------------------------------entity bit_rtl_divider_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit_vector   );end bit_rtl_divider_nc;architecture func of bit_rtl_divider_nc isbegin   process(in1,in2)   begin	  pout <= in1 / in2 after 1 ns;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : <--    no control ports --------------------------------------entity bit_rtl_lt_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_lt_nc;architecture func of bit_rtl_lt_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left < right ) then		 pout <= '1' after 1 ns;      else		 pout <= '0' after 1 ns;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : >--    no control ports --------------------------------------entity bit_rtl_gt_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_gt_nc;architecture func of bit_rtl_gt_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left > right ) then		 pout <= '1' after 1 ns;      else		 pout <= '0' after 1 ns;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : =--    no control ports --------------------------------------entity bit_rtl_eq_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_eq_nc;architecture func of bit_rtl_eq_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left = right ) then		 pout <= '1' after 1 ns;      else		 pout <= '0' after 1 ns;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : =--    no control ports --------------------------------------entity bit_rtl_neq_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_neq_nc;architecture func of bit_rtl_neq_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left = right ) then		 pout <= '0' after 1 ns;      else		 pout <= '1' after 1 ns;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : <=--    no control ports --------------------------------------entity bit_rtl_le_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_le_nc;architecture func of bit_rtl_le_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left > right ) then		 pout <= '0' after 1 ns;      else		 pout <= '1' after 1 ns;      end if;   end process;end  func;use work.bit_rtl_pkg.all;----------------------------------------  comparator : >=--    no control ports --------------------------------------entity bit_rtl_ge_nc is   port ( 	  in1  : bit_vector;	  in2  : bit_vector;	  pout : out bit   );end bit_rtl_ge_nc;architecture func of bit_rtl_ge_nc isbegin   process(in1,in2)	  variable left : integer;	  variable right: integer;   begin	  left  := bit_to_int(in1);	  right := bit_to_int(in2);	  if ( left < right ) then		 pout <= '0' after 1 ns;      else		 pout <= '1' after 1 ns;      end if;   end process;end  func;----------------------------------------  Register--     --------------------------------------entity bit_rtl_reg is   port ( 	  pin  : bit_vector;	  cntl : bit;	  pout : out bit_vector   );end bit_rtl_reg;architecture func of bit_rtl_reg isbegin   process(pin,cntl)   begin	  if (cntl = '1') then		 pout <= pin;      end if;   end process;end func;----------------------------------------  Register--    with clock port --------------------------------------entity bit_rtl_reg_clk is   port ( 	  pin  : bit_vector;	  cntl : bit;	  clk  : bit;	  pout : out bit_vector   );end bit_rtl_reg_clk;architecture func of bit_rtl_reg_clk isbegin   process   begin	  wait until clk'event and clk ='1';	  if (cntl = '1') then		 pout <= pin ;      end if;   end process;end func;----------------------------------------  Register bit--    with clock port --------------------------------------entity bit_rtl_reg_clk_bit is   port ( 	  pin  : bit;	  cntl : bit;	  clk  : bit;	  pout : out bit   );end bit_rtl_reg_clk_bit;architecture func of bit_rtl_reg_clk_bit isbegin   process   begin	  wait until clk'event and clk ='1';	  if (cntl = '1') then		 pout <= pin ;      end if;   end process;end func;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产一本一道久久香蕉| 麻豆成人综合网| 国产精品久久久久久久久久免费看| 91麻豆精品国产无毒不卡在线观看| 一本大道久久a久久精二百| av在线播放一区二区三区| 懂色av一区二区夜夜嗨| 成人涩涩免费视频| 成人免费毛片高清视频| 成人一区在线观看| 成人av小说网| 91啪亚洲精品| 欧美性猛交xxxx乱大交退制版 | 亚洲在线视频网站| 亚洲裸体在线观看| 亚洲综合偷拍欧美一区色| 亚洲午夜激情av| 午夜精品123| 国模无码大尺度一区二区三区| 黄色精品一二区| 成人高清视频在线| 欧美午夜一区二区| 久久精品欧美一区二区三区麻豆| 久久久国产午夜精品| 国产日韩精品久久久| 国产精品传媒在线| 香蕉久久夜色精品国产使用方法 | 欧美韩日一区二区三区| 亚洲人成网站在线| 婷婷六月综合网| 久久成人免费日本黄色| 国产91精品精华液一区二区三区| 91影院在线观看| 欧美一区二区在线看| 国产夜色精品一区二区av| 亚洲人精品午夜| 美女一区二区视频| 99re这里都是精品| 欧美r级在线观看| 一区二区三区国产精华| 国产精品99久久久久久久女警 | 国产乱码精品一区二区三| 91老司机福利 在线| 欧美mv日韩mv| 午夜成人免费电影| www.综合网.com| 久久久一区二区三区捆绑**| 一区二区三区视频在线观看| 国产精品一级片在线观看| 欧美在线观看视频一区二区| 久久日一线二线三线suv| 亚洲午夜在线电影| 丁香婷婷综合激情五月色| 欧美日韩国产中文| 国产欧美精品一区二区色综合 | 精品伊人久久久久7777人| 色94色欧美sute亚洲线路一ni| 精品免费国产二区三区| 亚洲午夜精品17c| 色婷婷综合激情| 久久香蕉国产线看观看99| 亚洲国产一二三| 99国产精品久久久久| 久久久久国产精品麻豆| 麻豆91免费观看| 欧美性生活大片视频| 国产精品国产自产拍在线| 国产久卡久卡久卡久卡视频精品| 日韩视频在线你懂得| 视频一区在线播放| 欧美精品日韩精品| 日本最新不卡在线| 国产日韩高清在线| 国产裸体歌舞团一区二区| 精品欧美黑人一区二区三区| 午夜av一区二区三区| 欧美日韩成人高清| 亚洲一区二区视频在线| 在线亚洲精品福利网址导航| 国产精品护士白丝一区av| 国产a级毛片一区| 国产精品午夜在线| 从欧美一区二区三区| 国产精品成人在线观看| 色偷偷久久人人79超碰人人澡| 亚洲精品视频一区二区| 色94色欧美sute亚洲线路一ni | 韩国三级中文字幕hd久久精品| 欧美精品1区2区3区| 男女视频一区二区| www日韩大片| 国产白丝网站精品污在线入口| 国产精品入口麻豆九色| av电影在线观看一区| 亚洲自拍与偷拍| 欧美一级夜夜爽| 国产成人免费在线观看| 亚洲视频免费看| 欧美一区2区视频在线观看| 久久精品国产免费看久久精品| 久久久国产午夜精品| av一区二区久久| 亚洲国产aⅴ天堂久久| 日韩欧美一区在线| 成人少妇影院yyyy| 婷婷中文字幕一区三区| 久久久久久久久久久久电影| 91亚洲精华国产精华精华液| 亚洲高清中文字幕| 精品99999| 欧美自拍偷拍午夜视频| 国产激情91久久精品导航| 亚洲男人的天堂在线aⅴ视频| 欧美一区二区网站| 99精品视频在线观看| 蜜臀久久99精品久久久久久9| 国产亚洲一区二区在线观看| 日韩一区二区影院| 成人激情免费视频| 日韩有码一区二区三区| 久久精品男人天堂av| 欧美精品一卡二卡| 成人福利视频网站| 日韩av网站免费在线| 国产精品国产三级国产aⅴ原创| 欧美精品v日韩精品v韩国精品v| a级高清视频欧美日韩| 久久成人免费网| 水野朝阳av一区二区三区| 亚洲天堂av一区| 欧美国产精品中文字幕| 精品理论电影在线观看 | 久久亚洲精品国产精品紫薇| 欧美日韩国产美| 97国产一区二区| 国产一本一道久久香蕉| 日本欧美一区二区| 亚洲18女电影在线观看| 一区二区三区日韩精品| 国产精品欧美经典| 国产日产欧产精品推荐色| 日韩三级视频中文字幕| 在线观看91av| 91麻豆精品国产91久久久使用方法 | 2024国产精品| 日韩精品一区国产麻豆| 日韩一卡二卡三卡| 欧美一区二区三区四区五区| 欧美精品在线观看播放| 在线成人av网站| 在线不卡a资源高清| 91麻豆精品91久久久久同性| 欧美视频在线播放| 在线免费观看日本一区| 欧美三级三级三级爽爽爽| 欧美性大战xxxxx久久久| 欧美性做爰猛烈叫床潮| 欧美日韩一区精品| 91精品蜜臀在线一区尤物| 日韩一区二区三免费高清| 日韩欧美国产精品一区| 精品久久人人做人人爽| 久久精品男人天堂av| 国产精品久久精品日日| 亚洲精品视频在线观看免费| 亚洲国产成人va在线观看天堂| 视频一区二区不卡| 久久激情综合网| 成人国产免费视频| 欧美影院精品一区| 日韩色在线观看| 国产精品嫩草影院com| 伊人婷婷欧美激情| 日韩电影一区二区三区四区| 国模少妇一区二区三区| 成人黄色大片在线观看| 欧美三片在线视频观看| 精品福利视频一区二区三区| 日本一区二区免费在线| 亚洲综合免费观看高清在线观看| 日韩电影在线一区二区三区| 国产高清无密码一区二区三区| 一本久久a久久免费精品不卡| 欧美精品丝袜中出| 国产精品久久看| 欧美bbbbb| 成人av小说网| 91精品国产综合久久精品麻豆| 久久免费美女视频| 国产在线不卡一卡二卡三卡四卡| 91麻豆精品一区二区三区| 日韩一区和二区| 亚洲人xxxx| 国精产品一区一区三区mba视频| 色欧美88888久久久久久影院| 日韩欧美激情一区| 亚洲成人免费在线| av在线不卡免费看| 久久久亚洲国产美女国产盗摄| 亚洲第一福利视频在线|