亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? arm10.v

?? arm10_verilog.rar是基于arm10的verilog代碼
?? V
?? 第 1 頁 / 共 5 頁
字號:
/*****************************************************************************$RCSfile: arm10.v,v $$Revision: 1.65 $$Author: kohlere $$Date: 1999/05/19 18:23:35 $$State: Exp $$Source: /home/lefurgy/tmp/ISC-repository/isc/hardware/ARM10/behavioral/arm10.v,v $*****************************************************************************/module arm10(GCLK, nRESET, BIGEND, CHSD, CHSE, LATECANCEL, PASS, InM);/*------------------------------------------------------------------------        Ports------------------------------------------------------------------------*/input nRESET;		//reset input signalinput GCLK;		//clock input signalinput BIGEND;		//Memory in Big Endian Format if Highinput [1:0] CHSD;	//Coprocessor Decode Stage Handshakeinput [1:0] CHSE;	//Coprocessor Execute Stage Handshakeoutput LATECANCEL;	//Coprocessor Late Canceloutput PASS;		//Coprocessor Passoutput [4:0] InM;	//Processor Mode Bits/*------------------------------------------------------------------------        Defines------------------------------------------------------------------------*/`define USR  (5'b10000)		//User Mode`define FIQ  (5'b10001)		//FIQ Mode`define IRQ  (5'b10010)		//IRQ Mode`define SVC  (5'b10011)		//Supervisor Mode`define ABT  (5'b10111)		//Abort Mode`define UND  (5'b11011)		//Undefined Mode`define SYS  (5'b11111)		//System Mode`define EQ   (4'b0000)		//Z set		  => equal`define NE   (4'b0001)          //Z clear 	  => not equal`define CS   (4'b0010)          //C set   	  => unsigned higher or same `define CC   (4'b0011)          //C clear	  => unsigned lower`define MI   (4'b0100)          //N set		  => negative`define PL   (4'b0101)          //N clear	  => positive or zero`define VS   (4'b0110)          //V set		  => overflow`define VC   (4'b0111)          //V clear	  => no overflow`define HI   (4'b1000)          //C set & Z clear => unsigned higher`define LS   (4'b1001)          //C clear | Z set => unsigend lower or same`define GE   (4'b1010)          //N equals V	  => greater or equal`define LT   (4'b1011)          //N not equal V	  => less than`define GT   (4'b1100)          //Z clear & (N=Z) => greater than`define LE   (4'b1101)          //Z set | (N!=Z)  => less than or equal`define AL   (4'b1110)          //(ignored)	  => always`define AND  (4'b0000)		//ALU opcode AND`define EOR  (4'b0001) 		//ALU opcode Exclusive-OR`define SUB  (4'b0010)		//ALU opcode Subtract (Rd = Rn - Op2)`define RSB  (4'b0011)		//ALU opcode Reverse Subtract (Rd = Op2 - Rn)`define ADD  (4'b0100)		//ALU opcode ADD`define ADC  (4'b0101)		//ALU opcode ADD with Carry`define SBC  (4'b0110)		//ALU opcode Subtract with Carry`define RSC  (4'b0111)		//ALU opcode Reverse Subtract with Carry`define TST  (4'b1000)		//ALU opcode Test Bits`define TEQ  (4'b1001)		//ALU opcode Test Bitwise Equality`define CMP  (4'b1010)		//ALU opcode Compare`define CMN  (4'b1011)		//ALU opcode Compare Negative`define ORR  (4'b1100) 		//ALU opcode OR`define MOV  (4'b1101) 		//ALU opcode Move Register or Constant`define BIC  (4'b1110) 		//ALU opcode Bit Clear`define MVN  (4'b1111) 		//ALU opcode Move Negative Register/*------------------------------------------------------------------------        Machine Component Declarations------------------------------------------------------------------------*///Memory State	reg [31:0] mem [65536:0];		//primary memory//Processor State	reg [31:0] PSR5, PSR4, PSR3, PSR2;	//Program Status Registers 	reg [31:0] PSR1, PSR0;//Register File	reg [31:0] r0, r1, r2, r3, r4;			reg [31:0] r5, r6, r7, r8, r9;        reg [31:0] r10, r11, r12, r13, r14;        reg [31:0] r15, r16, r17, r18, r19;        reg [31:0] r20, r21, r22, r23, r24;        reg [31:0] r25, r26, r27, r28, r29;        reg [31:0] r30, next_pc;//Simple Declarations	reg  	    pc_touched;			//Load next_pc;	reg	    LATECANCEL;			//Signal to Coprocessor	reg	    PASS;			//Signal to Coprocessor	reg  [31:0] addr_bus;			//Address Bus Data Memory	reg  [31:0] data_bus;			//Data Bus Data Memory	wire [31:0] PC = r15;			//Program Counter (next)	reg  [31:0] inst_result [15:0];		//Results of Instruction	reg  [4:0]  result_dest [15:0];		//Destination of inst_result	reg  [15:0] result_valid;		//Result is valid, writable	reg  [31:0] psr_result [1:0];		//Result to be written to CPSR/SPSR	reg  [2:0]  psr_dest [1:0];		//Destination for PSR result	reg  [1:0]  psr_valid;			//Result for PSR Valid	wire [31:0] CPSR = PSR0;		//Current PSR	wire [31:0] SPSR_fiq = PSR1;		//Saved PSR in FIQ mode	wire [31:0] SPSR_svc = PSR2;		//Saved PSR in SVC mode	wire [31:0] SPSR_abt = PSR3;		//Saved PSR in ABT mode	wire [31:0] SPSR_irq = PSR4;		//Saved PSR in IRQ mode	wire [31:0] SPSR_und = PSR5;		//Saved PSR in UND mode	wire N = CPSR[31];			//Negative / Less-Than	wire Z = CPSR[30];			//Zero / Equal	wire C = CPSR[29];			//Carry / Borrow / Extend	wire V = CPSR[28];			//Overflow	wire I = CPSR[7];			//IRQ Disable	wire F = CPSR[6];			//FIQ Disable	wire T = CPSR[5];			//Thumb State Bit	wire [4:0] MODE = CPSR[4:0];		//Mode Bits		wire [4:0] InM = CPSR[4:0];		//Instruction Mode	//Instruction Format	reg  [31:0] ir;				//instruction	wire [3:0] opcode = ir[24:21];		//opcode for DP insts	wire [3:0] cond = ir[31:28];		//conditions	wire [3:0] Rm = ir[3:0];		//Operand 2	wire [3:0] Rd = ir[15:12];		//Destination Reg	wire [3:0] Rn = ir[19:16];		//Operand 1	wire [3:0] Rs = ir[11:8];		//Shift Register	wire [2:0] TYPE = ir[27:25];		//Type of Instruction	wire       S = ir[20];			//Set Condition Codes	wire 	   Imm = ir[25];		//Operand 2 is Immediateinitialbegin	r0 = 32'h00000000;        r1 = 32'h00000000;        r2 = 32'h00000000;        r3 = 32'h00000000;        r4 = 32'h00000000;        r5 = 32'h00000000;        r6 = 32'h00000000;        r7 = 32'h00000000;        r8 = 32'h00000000;        r9 = 32'h00000000;        r10 = 32'h00000000;        r11 = 32'h00000000;        r12 = 32'h00000000;        r13 = 32'h00000000;        r14 = 32'h00000000;        r15 = 32'h00000000;        r16 = 32'h00000000;        r17 = 32'h00000000;        r18 = 32'h00000000;        r19 = 32'h00000000;        r20 = 32'h00000000;        r21 = 32'h00000000;        r22 = 32'h00000000;        r23 = 32'h00000800;        r24 = 32'h00000000;        r25 = 32'h00000800;        r26 = 32'h00000000;        r27 = 32'h00000000;        r28 = 32'h00000000;        r29 = 32'h00000800;	r30 = 32'h00000000;	PSR0 = 32'h00000010;        PSR1 = 32'h00000000;        PSR2 = 32'h00000000;        PSR3 = 32'h00000000;        PSR4 = 32'h00000000;        PSR5 = 32'h00000000;	ir = mem[r15[31:2]];	next_pc = 32'h00000000;	pc_touched = 1'b1;	result_valid = 16'h0000;	psr_valid = 2'h0;	end/*------------------------------------------------------------------------        Behavioral Blocks------------------------------------------------------------------------*///Fetch Instruction and Increment PC	always @(posedge GCLK)		begin		    if (pc_touched == 1'b1)		    begin			r15 = next_pc;		//Load PC			pc_touched = 1'b0;		    end		    else		        r15 = r15 + 4;		//Increment PC		    ir = mem[r15[31:2]];	//Load Next Inst		end//Perform a Reset on PC, Condition Codes, and Register File	always @(nRESET or GCLK)		begin			if (!nRESET)			begin			    r24 = PC;	            //copy PC to R14_svc			    PSR2 = CPSR;	    //copy CPSR to SPSR_svc			    next_pc = 32'h00000000; //set PC to 0			    pc_touched = 1'b1;	    //load PC--don't increment			    PSR0 = 32'h000000D3;    //Set CPSR to SVC mode			    PASS = 1'b0;	    //Coprocessor Signal reset			    LATECANCEL = 1'b0;	    //Coprocessor Signal reset			end		end//Write Result of Instruction if Valid	always @(negedge GCLK) #49 write_result;	task write_result;	integer z;	    begin		for (z=0; z < 16; z=z+1)		  begin		    if (result_valid[z])		      begin			result_valid[z] = 1'b0;  		        write_reg(result_dest[z], inst_result[z]);		      end		  end	    end	endtask//Commit PSR Changes	always @(posedge GCLK) commit_psr;	task commit_psr;	integer y;	    begin		for (y = 0; y < 2; y=y+1)		  begin		    if (psr_valid[y])		      begin		        write_psr(psr_dest[y], psr_result[y]);		        psr_valid[y] = 1'b0;		      end		  end	    end	endtask//Execute Instruction and latch results on Rising edge of GCLK	always @(posedge GCLK)	    begin		#5;                if (eval_cond(cond) == 1'b1) begin		case (ir[27:20])		    8'h00: 		    begin		        if (ir[11:4] == 8'h0B)                 // STRH register offset, no write-back, down, post indexed 			    strh;			else if (ir[7:4] == 4'h9)		// MUL Instruction			    mul;			else		// AND -- 2nd Operand a Register			    alu;                    end		    8'h01: 		    begin    			if (ir[7:4] == 4'h9)		// MULS Instruction			    mul;                        else if ((ir[11:4] & 8'hF9) == 8'h09)                // LDRHSB register offset, no write-back, down, post indexed                            ldrh;			else		// ANDS -- 2nd Operand a Register			    alu;		    end		    8'h02:		    begin			if (ir[11:4] == 8'h0B)		// STRH register offset, write-back, down, post indexed			    strh;			else if (ir[7:4] == 4'h9)		// MLA Instruction			    mul;			else		// EOR Instruction -- 2nd Operand a Register			    alu;		    end		    8'h03:		    begin                        if (ir[7:4] == 4'h9)                // MLAS Instruction                            mul;                           else if ((ir[11:4] & 8'hF9) == 8'h09)		// LDRHSB register offset, write-back, down, post indexed			    ldrh;			else		// EORS Instruction -- 2nd Operand a Regiseter			    alu;		    end		    8'h04:		    begin			if (ir[7:4] == 4'hB)		// STRH immediate offset, no write-back, down, post indexed			    strh;			else		// SUB Instruction -- 2nd Operand a Register			    alu;		    end		    8'h05:		    begin                        if ((ir[11:4] & 8'h09) == 8'h09)		// LDRHSB immediate offset, no write-back, down, post indexed			    ldrh;			else		// SUBS Instruction -- 2nd Operand a Register			    alu;		    end		    8'h06:		    begin			if (ir[7:4] == 4'hB)		// STRH immediate offset, write-back, down, post indexed			    strh;			else		// RSB Instruction			    alu;		    end		    8'h07:		    begin                        if ((ir[11:4] & 8'h09) == 8'h09)                // LDRHSB immediate offset, write-back, down, post indexed			    ldrh;			else		// RSBS Instruction -- 2nd Operand a Register			    alu;		    end			    8'h08:		    begin			if (ir[11:4] == 8'h0B)		// STRH register offset, no write-back, up, post indexed			    strh;			else if (ir[7:4] == 4'h9)		// UMULL Instruction			    mull;			else		// ADD Instruction -- 2nd Operand a Register			    alu;		    end		    8'h09:		    begin                        if (ir[7:4] == 4'h9)                // UMULLS Instruction  			    mull;                        else if ((ir[11:4] & 8'hF9) == 8'h09)		// LDRHSB register offset, no write-back, up, post indexed			    ldrh;			else		// ADDS Instruction -- 2nd Operand a Register			    alu;		    end		    8'h0A:		    begin			if (ir[11:4] == 8'h0B)		// STRH register offset, write-back, up, post indexed			    strh;			else if (ir[7:4] == 4'h9)		// UMLAL Instruction			    mull;			else		// ADC Instruction -- 2nd Operand a Register			    alu;		    end		    8'h0B:		    begin                        if (ir[7:4] == 4'h9)                // UMLALS Instruction  			    mull;                        else if ((ir[11:4] & 8'hF9) == 8'h09)		// LDRHSB register offset, write-back, up, post indexed			    ldrh;			else		// ADCS Instruction -- 2nd Operand a Register			    alu;		    end		    8'h0C:		    begin			if (ir[7:4] == 4'hB)		// STRH immediate offset, no write-back, up post indexed			    strh;			else if (ir[7:4] == 4'h9)		// SMULL Instruction			    mull;			else		// SBC Instruction -- 2nd Operand a Register			    alu;		    end		    8'h0D:		    begin                        if (ir[7:4] == 4'h9)		// SMULLS Instrcution			    mull;                        else if ((ir[11:4] & 8'h09) == 8'h09)                // LDRHSB immediate offset, no write-back, up, post indexed			    ldrh;			else		// SBCS Instruction -- 2nd Operand a Register			    alu;		    end				    8'h0E:		    begin			if (ir[7:4] == 4'hB)                // STRH immediate offset, write-back, up post indexed                            strh;                        else if (ir[7:4] == 4'h9)                // SMLAL Instruction                             mull;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
99久久免费视频.com| www.在线成人| 亚洲丰满少妇videoshd| 亚洲三级电影网站| 日韩欧美国产1| 欧美成人伊人久久综合网| 日韩欧美一区中文| 欧美电视剧在线观看完整版| 日韩欧美一二三四区| 久久亚洲一区二区三区明星换脸 | 97国产一区二区| 成人激情小说网站| 成人午夜视频网站| 成人精品小蝌蚪| 欧美性大战久久| 欧美精品v日韩精品v韩国精品v| 欧美日韩免费观看一区二区三区 | 99视频在线精品| 国产高清精品在线| 99riav久久精品riav| 欧美性极品少妇| 日韩一区二区在线看片| 久久免费看少妇高潮| 亚洲色图欧美偷拍| 天天操天天综合网| 国产成人精品免费看| 成a人片亚洲日本久久| 欧美在线不卡视频| 欧美精品一区二| 亚洲欧美另类小说| 久久se精品一区二区| 成人av电影观看| 91麻豆精品国产自产在线| 国产亚洲制服色| 精品国产免费视频| 最新中文字幕一区二区三区| 爽好久久久欧美精品| 国产mv日韩mv欧美| 欧美日韩国产三级| 国产欧美日韩在线| 天堂在线一区二区| 成人福利视频在线看| 欧美一区二区三区视频| 国产精品国产精品国产专区不蜜 | 欧美va亚洲va| 亚洲精品国久久99热| 国内外精品视频| 欧洲国产伦久久久久久久| 精品国产免费人成在线观看| 亚洲蜜臀av乱码久久精品蜜桃| 青青草原综合久久大伊人精品 | 国产成人精品免费网站| 欧美日韩国产综合草草| 中文字幕在线不卡一区| 久久99国产精品久久99| 欧美色网一区二区| 国产精品久久久久久亚洲毛片| 国内国产精品久久| 6080午夜不卡| 天堂久久一区二区三区| 一本色道久久综合亚洲精品按摩| 久久久综合视频| 久久精品国产精品青草| 欧美午夜寂寞影院| 亚洲精品美腿丝袜| 91香蕉视频在线| 亚洲视频免费在线观看| 国产精品18久久久久久vr| 欧美成人三级电影在线| 免费在线观看精品| 日韩欧美激情四射| 精品一区二区三区在线观看国产| 欧美一区二区三区四区视频| 午夜精品久久久久久久 | 久久综合色鬼综合色| 日本vs亚洲vs韩国一区三区| 欧美一卡2卡3卡4卡| 日韩电影在线看| 欧美日韩成人高清| 日韩制服丝袜先锋影音| 日韩一区二区在线看片| 精品一二三四区| 久久精品一区二区三区不卡牛牛| 国产剧情av麻豆香蕉精品| 国产亚洲欧洲997久久综合| 国产精品一区专区| 国产精品欧美极品| 日本久久一区二区| 午夜av电影一区| 欧美精品一区视频| 成人性生交大合| 亚洲免费视频中文字幕| 91福利视频久久久久| 日韩精品国产精品| 久久久久久免费| 丁香五精品蜜臀久久久久99网站| 亚洲人成影院在线观看| 欧美午夜电影网| 免费欧美高清视频| 久久蜜桃av一区二区天堂| 成人精品视频一区二区三区尤物| 亚洲制服丝袜av| 精品国产乱码久久久久久蜜臀 | 成人激情文学综合网| 亚洲国产日韩一区二区| 2023国产一二三区日本精品2022| 不卡视频一二三四| 天天综合网 天天综合色| 久久精品夜色噜噜亚洲a∨| 99精品欧美一区二区蜜桃免费| 午夜欧美电影在线观看| 久久久久99精品国产片| 91免费看`日韩一区二区| 五月天婷婷综合| 欧美激情一区在线观看| 777a∨成人精品桃花网| hitomi一区二区三区精品| 日韩不卡一二三区| ●精品国产综合乱码久久久久| 欧美电视剧在线看免费| 欧洲人成人精品| 福利视频网站一区二区三区| 日日摸夜夜添夜夜添亚洲女人| 中文字幕中文乱码欧美一区二区 | jlzzjlzz亚洲日本少妇| 久久精品99国产国产精| 亚洲综合精品久久| 亚洲欧洲国产日韩| 久久久.com| 精品国产成人在线影院| 91精品久久久久久久久99蜜臂| 91蝌蚪porny九色| 国产精品一区不卡| 狂野欧美性猛交blacked| 亚洲在线观看免费| 亚洲美腿欧美偷拍| 亚洲欧美一区二区三区极速播放 | 色婷婷综合久久久久中文一区二区| 经典三级一区二区| 青青草国产精品97视觉盛宴| 亚洲亚洲人成综合网络| 亚洲精品免费播放| 亚洲欧美偷拍三级| 亚洲欧洲精品一区二区三区 | 精品久久久久久综合日本欧美| 欧美亚洲动漫另类| 色综合天天狠狠| 91麻豆国产香蕉久久精品| 成人福利电影精品一区二区在线观看| 国产精品一区久久久久| 激情成人午夜视频| 国内成人自拍视频| 国产高清久久久久| 99视频在线观看一区三区| 成人激情电影免费在线观看| 丁香激情综合五月| 成人av小说网| 91视视频在线观看入口直接观看www| 不卡av在线网| 91色婷婷久久久久合中文| 91官网在线观看| 欧美精品三级在线观看| 日韩三级中文字幕| 久久免费电影网| 国产精品乱子久久久久| 亚洲柠檬福利资源导航| 亚洲成a人片在线观看中文| 日本不卡123| 国产白丝精品91爽爽久久| 色婷婷精品久久二区二区蜜臂av| 色婷婷综合久久久久中文一区二区 | 在线日韩av片| 91精品国产综合久久久久久久久久| 制服丝袜亚洲播放| 精品成人私密视频| 亚洲日本一区二区| 亚洲成人av电影在线| 青青草国产精品亚洲专区无| 丁香婷婷综合激情五月色| 91国产免费观看| 久久综合久久久久88| 国产精品乱码妇女bbbb| 亚洲一二三四久久| 国产在线精品免费| 91麻豆精品一区二区三区| 欧美一级理论片| 国产精品亲子伦对白| 日本vs亚洲vs韩国一区三区| 成人做爰69片免费看网站| 欧美人狂配大交3d怪物一区| 久久久精品人体av艺术| 亚洲最色的网站| 国产麻豆精品在线观看| 欧美日本国产一区| 亚洲国产精品v| 麻豆精品蜜桃视频网站| 91黄色免费看| 国产日韩欧美一区二区三区综合| 亚洲国产精品一区二区久久 | 亚洲老司机在线|