亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? avalon_slave_if.v

?? Altera的基于NIOS II的LCD控制器源代碼
?? V
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
// ================================================================================
// (c) 2004 Altera Corporation. All rights reserved.
// Altera products are protected under numerous U.S. and foreign patents, maskwork
// rights, copyrights and other intellectual property laws.
// 
// This reference design file, and your use thereof, is subject to and governed
// by the terms and conditions of the applicable Altera Reference Design License
// Agreement (either as signed by you, agreed by you upon download or as a
// "click-through" agreement upon installation andor found at www.altera.com).
// By using this reference design file, you indicate your acceptance of such terms
// and conditions between you and Altera Corporation.  In the event that you do
// not agree with such terms and conditions, you may not use the reference design
// file and please promptly destroy any copies you have made.
// 
// This reference design file is being provided on an "as-is" basis and as an
// accommodation and therefore all warranties, representations or guarantees of
// any kind (whether express, implied or statutory) including, without limitation,
// warranties of merchantability, non-infringement, or fitness for a particular
// purpose, are specifically disclaimed.  By making this reference design file
// available, Altera expressly does not recommend, suggest or require that this
// reference design file be used in combination with any other product not
// provided by Altera.
// ================================================================================
/*
 Avalon Slave Interface
 Implements control, address and count registesr.
 Peripheral controlled wait states to allow for different clock domains
 Registers in pixel clock domain, assumed to have 0 wait states.
 Registers required to support
- layer_X_on (control_reg)

VGA Timing
- PinP for layer1-4

Pixel Engine
- layer_X constant alpha
- Background value

Avalon master, one each for each master
- DMA start address
- DMA length
- DMA enable (to be set prior to enabling the layer to allow DMA to pre-fill the FIFO
- DMA active length - to be used with the windowing function
- DMA active start - to be used with the windowing function

Status registers, in addition to readback of value set above
- DMA FIFO Underflow
- DMA FIFO Overflow
- others?

Interrupts?
*/

module avalon_slave_if (
  reset_n,
  pixel_clk,
  clk_av,  //Avalon clock
//Avalon Slave Interface
  s_address,
  s_chipselect,
  s_read_n,
  s_write_n,
  s_writedata,
  s_waitrequest,
  s_readdata,
  int,
//Outputs to rest of LCD Controller
  const_alpha_lay1,
  const_alpha_lay2,
  const_alpha_lay3,
  const_alpha_lay4,
  background,
  layer_0_on,
  layer_1_on,
  layer_2_on,
  layer_3_on,
  layer_4_on,
  win_l1_h_start,
  win_l1_h_stop,
  win_l1_v_start,
  win_l1_v_stop,
  win_l2_h_start,
  win_l2_h_stop,
  win_l2_v_start,
  win_l2_v_stop,
  win_l3_h_start,
  win_l3_h_stop,
  win_l3_v_start,
  win_l3_v_stop,
  win_l4_h_start,
  win_l4_h_stop,
  win_l4_v_start,
  win_l4_v_stop,
  layer_0_dma_start_addr,
  layer_0_dma_length,
  layer_1_dma_start_addr,
  layer_1_dma_length,
  layer_2_dma_start_addr,
  layer_2_dma_length,
  layer_3_dma_start_addr,
  layer_3_dma_length,
  layer_4_dma_start_addr,
  layer_4_dma_length,
  dma_layer_0_on,
  dma_layer_1_on,
  dma_layer_2_on,
  dma_layer_3_on,
  dma_layer_4_on,
  vblank,
  end_of_picture
);

input reset_n;
input pixel_clk;
input clk_av;
input vblank;
input end_of_picture;

// Avalon DMA register slave
input [5:0] s_address;
input s_chipselect;
input s_read_n;
input s_write_n;
input [31:0] s_writedata;
output s_waitrequest;
output [31:0] s_readdata;
output int; //interrupt output

//Outputs to LCD Controller
output [5:0] const_alpha_lay1;
output [5:0] const_alpha_lay2;
output [5:0] const_alpha_lay3;
output [5:0] const_alpha_lay4;
output [15:0] background;
output layer_0_on;
output layer_1_on;
output layer_2_on;
output layer_3_on;
output layer_4_on;
output [11:0] win_l1_h_start;
output [11:0] win_l1_h_stop;
output [11:0] win_l1_v_start;
output [11:0] win_l1_v_stop;
output [11:0] win_l2_h_start;
output [11:0] win_l2_h_stop;
output [11:0] win_l2_v_start;
output [11:0] win_l2_v_stop;
output [11:0] win_l3_h_start;
output [11:0] win_l3_h_stop;
output [11:0] win_l3_v_start;
output [11:0] win_l3_v_stop;
output [11:0] win_l4_h_start;
output [11:0] win_l4_h_stop;
output [11:0] win_l4_v_start;
output [11:0] win_l4_v_stop;

output [31:0] layer_0_dma_start_addr;
output [31:0] layer_0_dma_length;
output [31:0] layer_1_dma_start_addr;
output [31:0] layer_1_dma_length;
output [31:0] layer_2_dma_start_addr;
output [31:0] layer_2_dma_length;
output [31:0] layer_3_dma_start_addr;
output [31:0] layer_3_dma_length;
output [31:0] layer_4_dma_start_addr;
output [31:0] layer_4_dma_length;
output dma_layer_0_on;
output dma_layer_1_on;
output dma_layer_2_on;
output dma_layer_3_on;
output dma_layer_4_on;


reg [4:0] control_reg;
reg [5:0] const_alpha_lay1_reg;
reg [5:0] const_alpha_lay2_reg;
reg [5:0] const_alpha_lay3_reg;
reg [5:0] const_alpha_lay4_reg;
reg [15:0] background_reg;
reg [11:0] win_l1_h_start_reg;
reg [11:0] win_l1_h_stop_reg;
reg [11:0] win_l1_v_start_reg;
reg [11:0] win_l1_v_stop_reg;
reg [11:0] win_l2_h_start_reg;
reg [11:0] win_l2_h_stop_reg;
reg [11:0] win_l2_v_start_reg;
reg [11:0] win_l2_v_stop_reg;
reg [11:0] win_l3_h_start_reg;
reg [11:0] win_l3_h_stop_reg;
reg [11:0] win_l3_v_start_reg;
reg [11:0] win_l3_v_stop_reg;
reg [11:0] win_l4_h_start_reg;
reg [11:0] win_l4_h_stop_reg;
reg [11:0] win_l4_v_start_reg;
reg [11:0] win_l4_v_stop_reg;

reg [31:0] layer_0_dma_start_addr_reg;
reg [31:0] layer_0_dma_length_reg;
reg [31:0] layer_1_dma_start_addr_reg;
reg [31:0] layer_1_dma_length_reg;
reg [31:0] layer_2_dma_start_addr_reg;
reg [31:0] layer_2_dma_length_reg;
reg [31:0] layer_3_dma_start_addr_reg;
reg [31:0] layer_3_dma_length_reg;
reg [31:0] layer_4_dma_start_addr_reg;
reg [31:0] layer_4_dma_length_reg;
reg [4:0] dma_control_reg;
reg [31:0] status_reg;
reg int_enable_reg;
reg int_clear_reg;
reg int_status_reg;

reg int;

reg [31:0] 	s_readdata;

// s_waitrequest generation - START
// synchronistion across clock boundary
reg s_waitrequest; //avalon clock domain
wire waitrequest_off; //avalon clock domain
reg waitrequest_pclk_1; //pixel clock domain
reg waitrequest_pclk_2; //pixel clock domain
reg waitrequest_avclk_1; //avalon clock domain
reg waitrequest_avclk_2; //avalon clock domain

always @(s_chipselect or waitrequest_off)
 if (s_chipselect & ~waitrequest_off)
  s_waitrequest = 1'b1; //insert wait states
 else if (s_chipselect & waitrequest_off)
  s_waitrequest = 1'b0; //transfer complete
 else
  s_waitrequest = 1'b0;
  
//sync waitrequest to pixel clock domain
always @(posedge pixel_clk or posedge waitrequest_off)
 if (waitrequest_off)
  begin
   waitrequest_pclk_1 <= 1'b0;
   waitrequest_pclk_2 <= 1'b0;
  end
 else
  begin
   waitrequest_pclk_1 <= s_waitrequest;
   waitrequest_pclk_2 <= waitrequest_pclk_1;
  end

//sync waitrequest_pclk_2 to avalon clock domain
always @(posedge clk_av or negedge reset_n)
 if (~reset_n)
  begin
   waitrequest_avclk_1 <= 1'b0;
   waitrequest_avclk_1 <= 1'b0;
  end
 else if (waitrequest_off)
  begin
   waitrequest_avclk_1 <= 1'b0;
   waitrequest_avclk_2 <= 1'b0;
  end
 else
  begin
   waitrequest_avclk_1 <= waitrequest_pclk_2;
   waitrequest_avclk_2 <= waitrequest_avclk_1;
  end

assign waitrequest_off = waitrequest_avclk_1 & waitrequest_avclk_2;

// s_waitrequest generation - END

//Interrupt generation
always @(end_of_picture or int_clear_reg or int_enable_reg or reset_n)
 if (~reset_n || int_clear_reg)
  int <= 0;
 else if (end_of_picture && int_enable_reg)
  int <= 1; //set interrupt only if enabled


//add register for int_status, int_clear, int_enable


always @(posedge clk_av or negedge reset_n)
 if (~reset_n)
  int_enable_reg <= 1'b0;
 else if (s_chipselect & ~s_write_n & (s_address == 6'd33))
  int_enable_reg <= s_writedata[0];

always @(posedge clk_av or negedge reset_n)
 if (~reset_n)
  int_clear_reg <= 1'b0;
 else if (s_chipselect & ~s_write_n & (s_address == 6'd34))
  int_clear_reg <= s_writedata[0];
 else
  int_clear_reg <= 1'b0;

always @(int)
  int_status_reg <= int;
  

//Register Bank - START
always @(posedge clk_av or negedge reset_n)
 if (~reset_n)
  control_reg <= 5'b0;
 else if (s_chipselect & ~s_write_n & (s_address == 6'd00))
  control_reg <= s_writedata[4:0];

assign layer_0_on = control_reg[0];
assign layer_1_on = control_reg[1];
assign layer_2_on = control_reg[2];
assign layer_3_on = control_reg[3];
assign layer_4_on = control_reg[4];

always @(posedge clk_av or negedge reset_n)
 if (~reset_n)
  const_alpha_lay1_reg <= 6'b0;
 else if (s_chipselect & ~s_write_n & (s_address == 6'd01))
  const_alpha_lay1_reg <= s_writedata[5:0];

assign const_alpha_lay1 = const_alpha_lay1_reg[5:0];

always @(posedge clk_av or negedge reset_n)
 if (~reset_n)
  const_alpha_lay2_reg <= 6'b0;

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲一区欧美一区| 精品成人一区二区三区四区| 国产精品电影一区二区三区| 国产一区二区免费在线| 一区二区三区免费观看| 成人动漫一区二区三区| 亚洲欧美色综合| 91精品福利视频| 亚洲成人免费视频| 91精品视频网| 国产综合久久久久影院| 中文字幕不卡的av| 色综合久久中文字幕综合网| 亚洲一区二区黄色| 精品欧美一区二区在线观看| 国产aⅴ综合色| 亚洲男女一区二区三区| 欧美二区三区的天堂| 狠狠色综合日日| 中文字幕视频一区二区三区久| 在线免费一区三区| 久久不见久久见中文字幕免费| 久久精品视频免费| 欧美主播一区二区三区| 久久99精品久久久久久动态图 | 免费av成人在线| 亚洲精品一区二区三区精华液| 国产成人精品影院| 亚洲成a人片在线观看中文| 欧美第一区第二区| 色综合久久六月婷婷中文字幕| 色婷婷精品久久二区二区蜜臀av | 久久久久久影视| 色哟哟在线观看一区二区三区| 日韩精品免费专区| 国产精品高潮呻吟| 日韩精品一区二区在线观看| 99精品视频中文字幕| 免费成人结看片| 亚洲一区视频在线| 国产区在线观看成人精品 | 欧美成人精品二区三区99精品| 国产成人aaa| 午夜精品123| 综合精品久久久| 精品国产乱码久久久久久老虎| 日本道精品一区二区三区| 国产精品资源站在线| 丝袜美腿亚洲综合| 亚洲激情六月丁香| 国产亚洲精品福利| 欧美电影免费观看完整版| 91小视频免费观看| 成人性视频免费网站| 久久se精品一区二区| 午夜影院久久久| 日韩毛片在线免费观看| 国产婷婷色一区二区三区在线| 欧美日本韩国一区二区三区视频| av影院午夜一区| 国产激情精品久久久第一区二区| 香蕉加勒比综合久久| 亚洲另类中文字| 欧美国产精品v| 国产日韩精品一区二区浪潮av| 日韩美女一区二区三区四区| 欧美老人xxxx18| 欧美在线视频你懂得| 色综合一个色综合| 精品卡一卡二卡三卡四在线| 欧美日韩精品欧美日韩精品| 91久久国产综合久久| 91在线观看地址| 91色视频在线| 91女人视频在线观看| av在线一区二区| eeuss影院一区二区三区| 成人中文字幕电影| 成人黄色综合网站| www.综合网.com| 色婷婷综合久色| 91成人在线观看喷潮| 欧美性极品少妇| 欧美视频一区二区三区在线观看 | 91免费小视频| 91啪九色porn原创视频在线观看| bt7086福利一区国产| 9人人澡人人爽人人精品| 99久久精品情趣| 91久久香蕉国产日韩欧美9色| 色呦呦日韩精品| 欧美日韩在线观看一区二区 | 欧美日韩一级二级| 欧美日韩一区二区三区在线| 欧美日韩国产首页| 一区二区三国产精华液| 五月激情综合网| 极品少妇xxxx精品少妇| 高清国产午夜精品久久久久久| 成人激情午夜影院| 欧美体内she精高潮| 欧美精品777| 精品88久久久久88久久久| 欧美高清在线视频| 亚洲精品久久久久久国产精华液| 亚洲一区二区四区蜜桃| 美女视频黄久久| 国产麻豆精品在线观看| 不卡av在线网| 欧美日韩一区二区三区视频 | 成人毛片视频在线观看| 色综合久久久久网| 91 com成人网| 国产精品午夜在线| 亚洲午夜免费视频| 国产在线精品一区二区夜色| 波多野结衣91| 日韩三级伦理片妻子的秘密按摩| 久久久久久久久久美女| 一区二区成人在线| 国模套图日韩精品一区二区| 99视频一区二区| 日韩女同互慰一区二区| 国产精品久久久久影院老司 | 亚洲欧美另类综合偷拍| 免费在线看一区| 波多野结衣一区二区三区 | 91在线视频免费观看| 4438成人网| 国产精品久久久久天堂| 蜜桃精品视频在线| 色婷婷久久一区二区三区麻豆| 欧美精品一区男女天堂| 亚洲一区二区三区中文字幕在线| 国产精品亚洲第一区在线暖暖韩国| 欧美午夜片在线看| 国产精品美女视频| 久久精品国产在热久久| 欧美自拍偷拍一区| 亚洲国产激情av| 久久成人麻豆午夜电影| 欧美视频日韩视频| 国产精品久久久久久久久免费丝袜 | 久久精品一区二区三区四区| 亚洲成人动漫在线免费观看| www.亚洲人| 久久先锋影音av鲁色资源| 日韩国产在线一| 欧美性色综合网| 综合欧美一区二区三区| 国产成人精品影院| 26uuu久久天堂性欧美| 婷婷久久综合九色综合绿巨人| 成年人午夜久久久| 欧美国产综合一区二区| 国产一区二区三区综合| 日韩免费一区二区| 日韩成人dvd| 3d动漫精品啪啪1区2区免费| 亚洲精品视频免费观看| 92国产精品观看| 国产精品久久久久一区 | 成人免费不卡视频| 久久久久一区二区三区四区| 另类成人小视频在线| 欧美一区二区日韩| 日本欧美肥老太交大片| 欧美区视频在线观看| 亚洲成人综合视频| 欧美高清性hdvideosex| 亚洲成人午夜电影| 91精品在线麻豆| 蜜桃久久久久久| 久久蜜桃一区二区| 国产激情一区二区三区| 国产欧美日韩在线看| 成人精品电影在线观看| 国产精品18久久久久久vr| 欧美不卡在线视频| 国产精品一卡二卡| 中文字幕不卡一区| 91国在线观看| 天堂av在线一区| www激情久久| 懂色av一区二区三区免费观看| 中文字幕一区二区三区蜜月| 91在线视频免费观看| 亚洲一区二区av电影| 欧美精品 国产精品| 黑人精品欧美一区二区蜜桃 | 五月综合激情婷婷六月色窝| 91精品啪在线观看国产60岁| 久久99热国产| 国产精品乱码久久久久久| 色综合天天综合色综合av | 国产精品污网站| 色综合av在线| 免费成人你懂的| 国产精品美女一区二区三区| 91黄色激情网站|