亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? vgainterface.fit.qmsg

?? 關于VGA顯示接口的一些代碼可以下載
?? QMSG
字號:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Fitter " "Info: Running Quartus II Fitter" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 4.1 Build 181 06/29/2004 SJ Full Version " "Info: Version 4.1 Build 181 06/29/2004 SJ Full Version" {  } {  } 0} { "Info" "IQEXE_START_BANNER_TIME" "Mon Apr 25 15:27:59 2005 " "Info: Processing started: Mon Apr 25 15:27:59 2005" {  } {  } 0}  } {  } 4}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_fit --import_settings_files=off --export_settings_files=off vgainterface -c vgainterface " "Info: Command: quartus_fit --import_settings_files=off --export_settings_files=off vgainterface -c vgainterface" {  } {  } 0}
{ "Info" "IMPP_MPP_USER_DEVICE" "vgainterface EP1C3T144C6 " "Info: Selected device EP1C3T144C6 for design vgainterface" {  } {  } 0}
{ "Info" "IFITCC_FITCC_INFO_AUTO_FIT_COMPILATION_ON" "" "Info: Fitter is performing an Auto Fit compilation -- Fitter effort may be decreased to reduce compilation time" {  } {  } 0}
{ "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED" "" "Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices. " { { "Info" "IFSAC_FSAC_MIGRATION_NOT_SELECTED_SUB" "EP1C6T144C6 " "Info: Device EP1C6T144C6 is compatible" {  } {  } 2}  } {  } 2}
{ "Info" "ITAN_TDC_DEFAULT_OPTIMIZATION_GOALS" "" "Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements" { { "Info" "ITAN_TDC_ASSUMED_DEFAULT_REQUIREMENT" "fmax 1 MHz " "Info: Assuming a global fmax requirement of 1 MHz" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tsu " "Info: Not setting a global tsu requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tco " "Info: Not setting a global tco requirement" {  } {  } 0} { "Info" "ITAN_TDC_NO_DEFAULT_REQUIREMENT" "tpd " "Info: Not setting a global tpd requirement" {  } {  } 0}  } {  } 0}
{ "Info" "IFSAC_FSAC_START_REG_LOCATION_PROCESSING" "" "Info: Performing register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFSAC_FSAC_FINISH_REG_LOCATION_PROCESSING" "" "Info: Completed register packing on registers with non-logic cell location assignments" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "User Assigned Global Signals Promotion Operation " "Info: Completed User Assigned Global Signals Promotion Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL" "clock_25mhz Global clock " "Info: Automatically promoted some destinations of signal clock_25mhz to use Global clock" { { "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_SOME_TO_GLOBAL_SUB" "clock_25mhz " "Info: Destination clock_25mhz may be non-global or may not use global clock" {  } { { "F:/program_test/vgainterface/vgainterface.vhd" "" "" { Text "F:/program_test/vgainterface/vgainterface.vhd" 67 -1 0 } }  } 0}  } { { "F:/program_test/vgainterface/vgainterface.vhd" "" "" { Text "F:/program_test/vgainterface/vgainterface.vhd" 67 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clock0 Global clock " "Info: Automatically promoted signal clock0 to use Global clock" {  } { { "F:/program_test/vgainterface/vgainterface.vhd" "" "" { Text "F:/program_test/vgainterface/vgainterface.vhd" 9 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_PIN_USES_INTERNAL_GLOBAL" "clock0 " "Info: Pin clock0 drives global clock, but is not placed in a dedicated clock pin position" {  } { { "F:/program_test/vgainterface/vgainterface.vhd" "" "" { Text "F:/program_test/vgainterface/vgainterface.vhd" 9 -1 0 } } { "c:/program files/eda/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/program files/eda/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "clock0" } } } } { "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" "" "" { Report "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" Compiler "vgainterface" "UNKNOWN" "V1" "F:/program_test/vgainterface/db/vgainterface.quartus_db" { Floorplan "" "" "" { clock0 } "NODE_NAME" } } } { "F:/program_test/vgainterface/vgainterface.fld" "" "" { Floorplan "F:/program_test/vgainterface/vgainterface.fld" "" "" { clock0 } "NODE_NAME" } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "clock2 Global clock " "Info: Automatically promoted signal clock2 to use Global clock" {  } { { "F:/program_test/vgainterface/vgainterface.vhd" "" "" { Text "F:/program_test/vgainterface/vgainterface.vhd" 10 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_PIN_USES_INTERNAL_GLOBAL" "clock2 " "Info: Pin clock2 drives global clock, but is not placed in a dedicated clock pin position" {  } { { "F:/program_test/vgainterface/vgainterface.vhd" "" "" { Text "F:/program_test/vgainterface/vgainterface.vhd" 10 -1 0 } } { "c:/program files/eda/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/program files/eda/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "clock2" } } } } { "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" "" "" { Report "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" Compiler "vgainterface" "UNKNOWN" "V1" "F:/program_test/vgainterface/db/vgainterface.quartus_db" { Floorplan "" "" "" { clock2 } "NODE_NAME" } } } { "F:/program_test/vgainterface/vgainterface.fld" "" "" { Floorplan "F:/program_test/vgainterface/vgainterface.fld" "" "" { clock2 } "NODE_NAME" } }  } 0}
{ "Info" "IFYGR_FYGR_AUTO_GLOBAL_ASSIGNED_ALL_TO_GLOBAL" "reset Global clock " "Info: Automatically promoted signal reset to use Global clock" {  } { { "F:/program_test/vgainterface/vgainterface.vhd" "" "" { Text "F:/program_test/vgainterface/vgainterface.vhd" 8 -1 0 } }  } 0}
{ "Info" "IFYGR_FYGR_PIN_USES_INTERNAL_GLOBAL" "reset " "Info: Pin reset drives global clock, but is not placed in a dedicated clock pin position" {  } { { "F:/program_test/vgainterface/vgainterface.vhd" "" "" { Text "F:/program_test/vgainterface/vgainterface.vhd" 8 -1 0 } } { "c:/program files/eda/altera/quartus41/bin/Assignment Editor.qase" "" "" { Assignment "c:/program files/eda/altera/quartus41/bin/Assignment Editor.qase" 1 { { 0 "reset" } } } } { "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" "" "" { Report "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" Compiler "vgainterface" "UNKNOWN" "V1" "F:/program_test/vgainterface/db/vgainterface.quartus_db" { Floorplan "" "" "" { reset } "NODE_NAME" } } } { "F:/program_test/vgainterface/vgainterface.fld" "" "" { Floorplan "F:/program_test/vgainterface/vgainterface.fld" "" "" { reset } "NODE_NAME" } }  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Global Promotion Operation " "Info: Completed Auto Global Promotion Operation" {  } {  } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_START_REGPACKING_INFO" "" "Info: Starting register packing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_BEGIN_FAST_REGISTER_INFO" "" "Info: Started Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_FINISH_FAST_REGISTER_INFO" "" "Info: Finished Fast Input/Output/OE register processing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_START_MAC_SCAN_CHAIN_INFERENCING" "" "Info: Start DSP scan-chain inferencing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_FINISH_MAC_SCAN_CHAIN_INFERENCING" "" "Info: Completed DSP scan-chain inferencing" {  } {  } 0}
{ "Info" "IFYGR_FYGR_START_LUT_IO_MAC_RAM_PACKING" "" "Info: Moving registers into I/Os, LUTs, DSP and RAM blocks to improve timing and density" {  } {  } 0}
{ "Info" "IFYGR_FYGR_INFO_AUTO_MODE_REGISTER_PACKING" "Auto Normal " "Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option" {  } {  } 0}
{ "Info" "IFYGR_FYGR_FINISH_LUT_IO_MAC_RAM_PACKING" "" "Info: Finished moving registers into I/Os, LUTs, DSP and RAM blocks" {  } {  } 0}
{ "Info" "IFYGR_FYGR_REGISTER_PACKING_FINISH_REGPACKING_INFO" "" "Info: Finished register packing" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_START" "" "Info: Fitter placement preparation operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_PREP_END" "0 " "Info: Fitter placement preparation operations ending: elapsed time = 0 seconds" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_START" "" "Info: Fitter placement operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_INFO_VPR_PLACEMENT_FINISH" "" "Info: Fitter placement was successful" {  } {  } 0}
{ "Info" "ITDB_FULL_ESTIMATED_DATA_PATH_RESULT" "1.508 ns register memory " "Info: Estimated most critical path is register to memory delay of 1.508 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns address\[0\] 1 REG LAB_X15_Y7 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X15_Y7; Fanout = 4; REG Node = 'address\[0\]'" {  } { { "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" "" "" { Report "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" Compiler "vgainterface" "UNKNOWN" "V1" "F:/program_test/vgainterface/db/vgainterface.quartus_db" { Floorplan "" "" "" { address[0] } "NODE_NAME" } } } { "F:/program_test/vgainterface/vgainterface.vhd" "" "" { Text "F:/program_test/vgainterface/vgainterface.vhd" 215 -1 0 } }  } 0} { "Info" "ITDB_NODE_DELAY" "IC(1.213 ns) + CELL(0.295 ns) 1.508 ns tsinghua:u1\|altsyncram:altsyncram_component\|altsyncram_qcr:auto_generated\|ram_block1a1~porta_address_reg0 2 MEM M4K_X13_Y9 1 " "Info: 2: + IC(1.213 ns) + CELL(0.295 ns) = 1.508 ns; Loc. = M4K_X13_Y9; Fanout = 1; MEM Node = 'tsinghua:u1\|altsyncram:altsyncram_component\|altsyncram_qcr:auto_generated\|ram_block1a1~porta_address_reg0'" {  } { { "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" "" "" { Report "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" Compiler "vgainterface" "UNKNOWN" "V1" "F:/program_test/vgainterface/db/vgainterface.quartus_db" { Floorplan "" "" "1.508 ns" { address[0] tsinghua:u1|altsyncram:altsyncram_component|altsyncram_qcr:auto_generated|ram_block1a1~porta_address_reg0 } "NODE_NAME" } } } { "F:/program_test/vgainterface/db/altsyncram_qcr.tdf" "" "" { Text "F:/program_test/vgainterface/db/altsyncram_qcr.tdf" 61 2 0 } }  } 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.295 ns 19.56 % " "Info: Total cell delay = 0.295 ns ( 19.56 % )" {  } {  } 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.213 ns 80.44 % " "Info: Total interconnect delay = 1.213 ns ( 80.44 % )" {  } {  } 0}  } { { "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" "" "" { Report "F:/program_test/vgainterface/db/vgainterface_cmp.qrpt" Compiler "vgainterface" "UNKNOWN" "V1" "F:/program_test/vgainterface/db/vgainterface.quartus_db" { Floorplan "" "" "1.508 ns" { address[0] tsinghua:u1|altsyncram:altsyncram_component|altsyncram_qcr:auto_generated|ram_block1a1~porta_address_reg0 } "NODE_NAME" } } }  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_PLACER_ESTIMATED_PERCENT_ROUTING_RESOURCE_USAGE" "1 " "Info: Estimated interconnect usage is 1% of the available device resources" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_PLACEMENT_END" "0 " "Info: Fitter placement operations ending: elapsed time = 0 seconds" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_START" "" "Info: Fitter routing operations beginning" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "0 " "Info: Fitter routing operations ending: elapsed time = 0 seconds" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0}
{ "Info" "IQEXE_ERROR_COUNT" "Fitter 0 s 0 s " "Info: Quartus II Fitter was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_BANNER_TIME" "Mon Apr 25 15:28:06 2005 " "Info: Processing ended: Mon Apr 25 15:28:06 2005" {  } {  } 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:06 " "Info: Elapsed time: 00:00:06" {  } {  } 0}  } {  } 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色婷婷综合久色| 26uuuu精品一区二区| 69堂亚洲精品首页| 欧美在线观看视频一区二区| 欧美日韩大陆一区二区| 精品欧美乱码久久久久久1区2区| 久久久天堂av| 亚洲不卡一区二区三区| 国产一区日韩二区欧美三区| 日本韩国精品在线| www激情久久| 亚洲一区二区三区四区五区中文| 久久精品国产亚洲a| 成人教育av在线| 欧美老女人第四色| 中文字幕亚洲一区二区av在线| 午夜精品成人在线视频| 成人在线综合网| 欧美电影免费观看高清完整版在线观看| 久久久久久电影| 亚洲一区二区在线观看视频| 国产福利一区在线观看| 欧美精品日日鲁夜夜添| 一级女性全黄久久生活片免费| 激情国产一区二区 | 91伊人久久大香线蕉| 欧美精品在欧美一区二区少妇| 综合久久久久综合| 国产精品亚洲人在线观看| 在线观看91av| 亚洲精品亚洲人成人网在线播放| 久久99精品久久久久久动态图| 欧美性一区二区| 亚洲视频一区二区在线| 国产黑丝在线一区二区三区| 欧美高清激情brazzers| 一区二区三区色| 欧美最猛性xxxxx直播| 尤物在线观看一区| 国产主播一区二区三区| 91精品国产91热久久久做人人 | 国产精品素人一区二区| 狠狠色丁香婷综合久久| 日韩一级片网址| 日韩精品色哟哟| 欧亚洲嫩模精品一区三区| 国产欧美一区二区三区鸳鸯浴| 免费成人在线影院| 日韩午夜小视频| 日本不卡一区二区| 91精品久久久久久蜜臀| 日韩—二三区免费观看av| 91.com视频| 日韩综合小视频| 色成人在线视频| 中文字幕欧美日韩一区| 91亚洲精华国产精华精华液| 亚洲欧美成aⅴ人在线观看| 色综合天天做天天爱| 亚洲老妇xxxxxx| 欧美在线高清视频| 久久精品国产精品亚洲综合| 制服丝袜国产精品| 国产一区二区三区综合| 国产蜜臀av在线一区二区三区| 国产 欧美在线| 中文字幕亚洲成人| 欧美午夜在线一二页| 亚洲高清免费在线| 日韩美一区二区三区| 精品亚洲免费视频| 国产精品丝袜一区| 欧美亚洲尤物久久| 韩国女主播一区| 久久久国产精品不卡| 色婷婷av一区| 久久国产精品99久久人人澡| 国产欧美一区二区精品婷婷| 一本色道久久综合亚洲91 | 欧美精品一区二区三区蜜桃视频| 国产suv精品一区二区883| 悠悠色在线精品| 26uuu国产在线精品一区二区| eeuss鲁一区二区三区| 亚洲第一二三四区| 久久婷婷国产综合国色天香| 91在线看国产| 久草在线在线精品观看| 天天综合天天综合色| 亚洲欧美日韩在线| 国产精品毛片a∨一区二区三区| 日韩一区二区三区四区| 日本精品视频一区二区三区| 国产成人综合在线播放| 蜜臀久久99精品久久久久久9| 亚洲日本在线看| 国产欧美一区二区精品忘忧草 | 色嗨嗨av一区二区三区| 成人教育av在线| 国产精品夜夜嗨| 久久成人麻豆午夜电影| 日韩精品国产欧美| 亚洲国产成人tv| 日韩一区在线播放| 国产精品污网站| 国产欧美日韩不卡免费| 久久久久99精品一区| 欧美白人最猛性xxxxx69交| 日韩小视频在线观看专区| 91精品国产色综合久久不卡蜜臀| 在线日韩av片| 色婷婷亚洲一区二区三区| 91视视频在线观看入口直接观看www | 欧美国产一区二区在线观看| 精品精品欲导航| 8x福利精品第一导航| 欧美乱妇15p| 日韩午夜电影在线观看| 日韩精品一区二区三区在线观看 | 天天影视网天天综合色在线播放| 亚洲女同ⅹxx女同tv| 亚洲精品水蜜桃| 亚洲自拍偷拍九九九| 亚洲电影视频在线| 天堂va蜜桃一区二区三区漫画版| 日韩精品五月天| 国产一区在线观看视频| 国产成人精品免费视频网站| 成人黄页在线观看| 色综合久久88色综合天天6 | 精品国产麻豆免费人成网站| 精品国产免费一区二区三区四区| 国产偷国产偷精品高清尤物| 国产精品无遮挡| 亚洲一区二区偷拍精品| 免费高清不卡av| 不卡一二三区首页| 欧美肥妇bbw| 成人欧美一区二区三区黑人麻豆 | 精品欧美久久久| 国产精品久久久久桃色tv| 一区二区三区高清不卡| 免费欧美在线视频| 99久久伊人精品| 欧美日韩视频在线第一区| 亚洲精品一区二区三区福利| 国产精品久久久久久久裸模| 亚洲一区二区三区不卡国产欧美| 天天综合色天天综合色h| 国产成人综合精品三级| 欧美在线你懂的| 欧美变态tickle挠乳网站| 亚洲人成7777| 国内外成人在线| 色婷婷综合久久久中文字幕| 精品国产一区二区三区久久久蜜月 | 国产成人久久精品77777最新版本| 99re6这里只有精品视频在线观看| 欧美一区二区三区系列电影| 中文一区一区三区高中清不卡| 亚洲成人精品影院| 成人午夜在线视频| 91精品国产91久久久久久最新毛片| 日本一区二区综合亚洲| 青青草国产成人99久久| 一本大道av伊人久久综合| 精品久久国产字幕高潮| 亚洲一本大道在线| k8久久久一区二区三区| 欧美一级免费观看| 一区二区三区在线免费播放| 国产精品一区久久久久| 日韩一区二区三区电影| 亚洲乱码国产乱码精品精的特点| 国产在线精品不卡| 91精品国产91久久综合桃花| 亚洲综合免费观看高清完整版| 国产激情一区二区三区| 国产精品午夜春色av| 五月激情综合婷婷| 91成人免费在线视频| 国产精品久久久久久久久免费相片| 裸体一区二区三区| 欧美精品在线观看一区二区| 亚洲综合图片区| 色综合天天性综合| 综合久久综合久久| 99久久er热在这里只有精品15| 久久精品视频网| 国内外成人在线视频| 精品国产乱码久久久久久久| 日韩中文字幕不卡| 337p亚洲精品色噜噜| 亚洲午夜精品17c| 91国内精品野花午夜精品| 亚洲图片另类小说| 色婷婷国产精品久久包臀 | 日本麻豆一区二区三区视频| 欧美日韩另类国产亚洲欧美一级| 亚洲免费观看视频|