亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? uart_tx_tb.vhd

?? URAT異步通信接口的VHDL描述
?? VHD
?? 第 1 頁(yè) / 共 5 頁(yè)
字號(hào):
-- --------------------------------------------------------------------
-- >>>>>>>>>>>>>>>>>>>>>>>>> COPYRIGHT NOTICE <<<<<<<<<<<<<<<<<<<<<<<<<
-- --------------------------------------------------------------------
-- Copyright (c) 2001 by Lattice Semiconductor Corporation
-- --------------------------------------------------------------------
--
-- Permission:
--
--   Lattice Semiconductor grants permission to use this code for use
--   in synthesis for any Lattice programmable logic product.  Other
--   use of this code, including the selling or duplication of any
--   portion is strictly prohibited.
--
-- Disclaimer:
--
--   This VHDL or Verilog source code is intended as a design reference
--   which illustrates how these types of functions can be implemented.
--   It is the user's responsibility to verify their design for
--   consistency and functionality through the use of formal
--   verification methods.  Lattice Semiconductor provides no warranty
--   regarding the use or functionality of this code.
--
-- --------------------------------------------------------------------
--           
--                     Lattice Semiconductor Corporation
--                     5555 NE Moore Court
--                     Hillsboro, OR 97214
--                     U.S.A
--
--                     TEL: 1-800-Lattice (USA and Canada)
--                          408-826-6000 (other locations)
--
--                     web: http://www.latticesemi.com/
--                     email: techsupport@latticesemi.com
--
-- --------------------------------------------------------------------
--
--  Project:           Universal Asynchronous Receiver Transmitter
--  File:              uart_tx_tb.vhd
--  Title:             uart_tx_tb
--  Design Library:    IEEE, generics
--  Dependencies:      IEEE.std_logic_1164.all
--                     IEEE.numeric_std.all
--                     generics.components.all
--  Description:       VHDL test bench for UART_top transmitter testing
--                     There are 4 tests in different combinations:
--                     Test 1 : 5-bit data, even parity, 1 stop
--                     Test 2 : 5-bit data, even parity, 1.5 stop
--                     Test 3 : 5-bit data, odd parity, 1 stop
--                     Test 4 : 5-bit data, odd parity, 1.5 stop
--                     Test 5 : 5-bit data, stick even parity, 1 stop
--                     Test 6 : 5-bit data, stick even parity, 1.5 stop
--                     Test 7 : 5-bit data, stick odd parity, 1 stop
--                     Test 8 : 5-bit data, stick odd parity, 1.5 stop
--                     Test 9 : 5-bit data, no parity, 1 stop
--                     Test 10 : 5-bit data, no parity, 1.5 stop
--                     Test 11 : 6-bit data, even parity, 1 stop
--                     Test 12 : 6-bit data, even parity, 2 stop
--                     Test 13 : 6-bit data, odd parity, 1 stop
--                     Test 14 : 6-bit data, odd parity, 2 stop
--                     Test 15 : 6-bit data, stick even parity, 1 stop
--                     Test 16 : 6-bit data, stick even parity, 2 stop
--                     Test 17 : 6-bit data, stick odd parity, 1 stop
--                     Test 18 : 6-bit data, stick odd parity, 2 stop
--                     Test 19 : 6-bit data, no parity, 1 stop
--                     Test 20 : 6-bit data, no parity, 2 stop
--                     Test 21 : 7-bit data, even parity, 1 stop
--                     Test 22 : 7-bit data, even parity, 2 stop
--                     Test 23 : 7-bit data, odd parity, 1 stop
--                     Test 24 : 7-bit data, odd parity, 2 stop
--                     Test 25 : 7-bit data, stick even parity, 1 stop
--                     Test 26 : 7-bit data, stick even parity, 2 stop
--                     Test 27 : 7-bit data, stick odd parity, 1 stop
--                     Test 28 : 7-bit data, stick odd parity, 2 stop
--                     Test 29 : 7-bit data, no parity, 1 stop
--                     Test 30 : 7-bit data, no parity, 2 stop
--                     Test 31 : 8-bit data, even parity, 1 stop
--                     Test 32 : 8-bit data, even parity, 2 stop
--                     Test 33 : 8-bit data, odd parity, 1 stop
--                     Test 34 : 8-bit data, odd parity, 2 stop
--                     Test 35 : 8-bit data, stick even parity, 1 stop
--                     Test 36 : 8-bit data, stick even parity, 2 stop
--                     Test 37 : 8-bit data, stick odd parity, 1 stop
--                     Test 38 : 8-bit data, stick odd parity, 2 stop
--                     Test 39 : 8-bit data, no parity, 1 stop
--                     Test 40 : 8-bit data, no parity, 2 stop
--
-- --------------------------------------------------------------------
--
-- Revision History :
-- --------------------------------------------------------------------
--   Ver  :| Author            :| Mod. Date :| Changes Made:
--   V1.1 :| J.H.              :| 06/19/01  :| Support ispMACH 5000VG
--   V1.0 :| J.H.              :| 06/01/01  :| First Release
-- --------------------------------------------------------------------

library ieee;
use ieee.std_logic_1164.all;

entity uart_tx_tb is
end uart_tx_tb;

architecture behavior of uart_tx_tb is 

  component Uart_top
    port(
      MR     : in  std_logic;
      MCLK   : in  std_logic;

      CS     : in  std_logic;
      RDn    : in  std_logic;
      WRn    : in  std_logic;
      ADSn   : in  std_logic;
      A      : in  std_logic_vector(2 downto 0);

      DIN    : in  std_logic_vector(7 downto 0);
      DOUT   : out std_logic_vector(7 downto 0);
      DDIS   : out std_logic;
      INTR   : out std_logic;

      SIN    : in  std_logic;
      RxRDYn : out std_logic;

      SOUT   : out std_logic;      
      TxRDYn : out std_logic;

      DCDn   : in  std_logic;
      CTSn   : in  std_logic;
      DSRn   : in  std_logic;
      RIn    : in  std_logic;    
      DTRn   : out std_logic;
      RTSn   : out std_logic
    );
  end component;

  -- Clock Frequency of Test
  --   MCLK_MHZ : frequency of MCLK
  --   PLLO_MHZ : frequency of PLL clk_out
  --              When the UART design is targeted to devices without
  --              PLL feature or the PLL feature is not used, PLLO_MHZ
  --              should be set to the same value of MCLK_MHZ.
  constant MCLK_MHZ : real := 28.4000;
  constant PLLO_MHZ : real := 71.0000;

  constant ONE_K_NS : time := 1000 ns;

  -- Clock Period Declaration
  --   MCLK_CLK_PERIOD : clock period of MCLK
  --   CLK_PEROID      : clock period of internal clock
  constant MCLK_CLK_PERIOD : time := ONE_K_NS / MCLK_MHZ;
  constant CLK_PERIOD      : time := ONE_K_NS / PLLO_MHZ;

  -- UART Registers Address Map
  constant RBR : std_logic_vector(2 downto 0) := "000";
  constant THR : std_logic_vector(2 downto 0) := "000";
  constant IER : std_logic_vector(2 downto 0) := "001";
  constant IIR : std_logic_vector(2 downto 0) := "010";
  constant LCR : std_logic_vector(2 downto 0) := "011";
  constant MCR : std_logic_vector(2 downto 0) := "100";
  constant LSR : std_logic_vector(2 downto 0) := "101";
  constant MSR : std_logic_vector(2 downto 0) := "110";

  -- TimeOut Definition
  constant WAIT_TIMEOUT : integer := 1000;

  -- This procedure performs a write cycle over the internal register
  procedure write_reg (
    addr        : in  std_logic_vector(2 downto 0);
    data        : in  std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal WRn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DIN  : out std_logic_vector(7 DownTo 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    WRn <= '0';
    wait for CLK_PERIOD;
    DIN <= data;
    wait for CLK_PERIOD;
    WRn <= '1';
    wait for CLK_PERIOD;
    DIN <= (others => '1');
    wait for (2*CLK_PERIOD);
  end write_reg;

  -- This procedure performs a read cycle over the internal register
  procedure read_reg (
    addr        : in  std_logic_vector(2 downto 0);
    signal data : out std_logic_vector(7 downto 0);
    signal CS   : out std_logic;
    signal ADSn : out std_logic;
    signal RDn  : out std_logic;
    signal A    : out std_logic_vector(2 Downto 0);
    signal DOUT : in  std_logic_vector(7 Downto 0)) is
  begin
    wait for CLK_PERIOD;
    ADSn <= '0';
    wait for CLK_PERIOD;
    A <= addr;
    CS <= '1';
    wait for CLK_PERIOD;
    ADSn <= '1';
    wait for CLK_PERIOD;
    A <= (others => '1');
    CS <= '0';
    wait for (2*CLK_PERIOD);
    RDn <= '0';
    wait for (2*CLK_PERIOD);
    data <= DOUT;
    RDn <= '1';
    wait for (3*CLK_PERIOD);
  end read_reg;

  -- This procedure generates a serial frame for testing
  procedure sout_chk (
    numDataBits        : integer range 5 to 8;
    Txdata             : in std_logic_vector(7 downto 0);
    ParityBit          : in std_logic;
    stopBitLength      : real;
    parityBitExist     : boolean;
    constant cycleTime : in time;
    signal SOUT        : in std_logic) is
    variable i : integer;
  begin
    -- Wait for Start Bit
    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for cycleTime/32;
        exit when SOUT = '0';
        i := i + 1;
      else
        assert (false) report"Start bit Generation Failed"
        severity failure;
      end if;
    end loop;
    -- Start Bit checking
    for i in 1 to 15 loop
      wait for cycleTime/16;
      assert SOUT = '0'
        report "Start bit too short"
        severity failure;
    end loop;
    -- Data Bits checking
    for dataBit in 0 to numDataBits-1 loop
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = TxData(databit)
          report "Transmitted Data bits incorrect"
          severity failure;
      end loop;
    end loop;
    -- Parity Bit checking
    if (parityBitExist) then
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = ParityBit
          report "Transmitted Parity bit incorrect"
          severity failure;
      end loop;
    end if;
    -- Stop Bit checking
    if (stopBitLength = 1.0) then
      for i in 0 to 15 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 1 Stop bit incorrect"
          severity failure;
      end loop;
    elsif (stopBitLength = 1.5) then
      for i in 0 to 23 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 1.5 Stop bit incorrect"
          severity failure;
      end loop;
    elsif (stopBitLength = 2.0) then
      for i in 0 to 31 loop
        wait for cycleTime/16;
        assert SOUT = '1'
          report "Transmitted 2 Stop bit incorrect"
          severity failure;
      end loop;
    else
      assert (false)
        report "Incorrect Stop bit length specified"
        severity failure;
    end if;
  end sout_chk;

  signal MR     : std_logic := '1';
  signal MCLK   : std_logic := '0';
  signal CS     : std_logic := '0';
  signal RDn    : std_logic := '1';
  signal WRn    : std_logic := '1';
  signal ADSn   : std_logic := '1';
  signal A      : std_logic_vector(2 downto 0);
  signal DIN    : std_logic_vector(7 downto 0);
  signal DOUT   : std_logic_vector(7 downto 0);
  signal DDIS   : std_logic;
  signal INTR   : std_logic;
  signal SIN    : std_logic;
  signal RxRDYn : std_logic;
  signal SOUT   : std_logic;
  signal TxRDYn : std_logic;
  signal DCDn   : std_logic;
  signal CTSn   : std_logic;
  signal DSRn   : std_logic;
  signal RIn    : std_logic;
  signal DTRn   : std_logic;
  signal RTSn   : std_logic;

  signal regData_readBack : std_logic_vector(7 downto 0);
  signal TestID           : integer := 0;

  signal PCLK   : std_logic := '0';

begin


-----------------------------------------------------------------------
-- UUT Instantiation
-----------------------------------------------------------------------
  uut: Uart_top port map(
    MR     => MR,
    MCLK   => MCLK,
    CS     => CS,
    RDn    => RDn,
    WRn    => WRn,
    ADSn   => ADSn,
    A      => A,
    DIN    => DIN,
    DOUT   => DOUT,
    DDIS   => DDIS,
    INTR   => INTR,
    SIN    => SIN,
    RxRDYn => RxRDYn,
    SOUT   => SOUT,
    TxRDYn => TxRDYn,
    DCDn   => DCDn,
    CTSn   => CTSn,
    DSRn   => DSRn,
    RIn    => RIn,
    DTRn   => DTRn,
    RTSn   => RTSn
  );


-- Master Clock Generator
  MCLK <= not MCLK after (MCLK_CLK_PERIOD/2);

-- PLL Clock Generator (for simulation purpose)
  PCLK <= not PCLK after (CLK_PERIOD/2);


-----------------------------------------------------------------------
-- SOUT Checking for UART Transmitter Functions Tests
-----------------------------------------------------------------------
  Sout_Chk_Proc: process
  begin

    wait for (10*CLK_PERIOD);
    
    -- Test 1 ----------------------------------------------------
    --   5-bit data, even parity, 1 stop
    sout_chk(5, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 2 ----------------------------------------------------
    --   5-bit data, even parity, 1.5 stop
    sout_chk(5, "01010101", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.5, True, CLK_PERIOD*16, SOUT);

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精油按摩中文字幕久久| 色天天综合色天天久久| 欧美极品少妇xxxxⅹ高跟鞋 | 成人国产一区二区三区精品| 国产视频一区在线观看| 成人黄色国产精品网站大全在线免费观看| 中文字幕一区免费在线观看| 91精彩视频在线观看| 亚洲成av人片在线观看无码| 欧美欧美欧美欧美| 老司机精品视频导航| 国产精品无码永久免费888| 91麻豆国产福利在线观看| 亚洲成人免费看| 精品乱人伦小说| 白白色 亚洲乱淫| 亚洲一区二区三区爽爽爽爽爽| 666欧美在线视频| 国产一区二区免费视频| 中文字幕视频一区| 欧美精品色综合| 国产精品自在欧美一区| 亚洲视频一区二区在线| 欧洲另类一二三四区| 激情都市一区二区| 18成人在线观看| 在线播放91灌醉迷j高跟美女 | 国产成人亚洲综合a∨婷婷 | 国产91丝袜在线播放九色| 日韩理论片网站| 51精品视频一区二区三区| 国产精品99久久久久久有的能看 | 国产精品亚洲视频| 亚洲一区二区在线视频| 精品欧美一区二区三区精品久久 | 成人欧美一区二区三区白人| 在线观看91av| av高清不卡在线| 蜜臀精品久久久久久蜜臀| 国产精品青草综合久久久久99| 欧美日韩在线直播| 风间由美一区二区av101| 亚洲成a人片在线观看中文| 国产亚洲欧美中文| 欧美精品日韩一本| 成人国产精品免费观看视频| 视频在线观看一区二区三区| 中文字幕av一区二区三区| 欧美另类变人与禽xxxxx| 成人午夜精品一区二区三区| 日韩激情中文字幕| 综合婷婷亚洲小说| 2023国产精品| 欧美日韩的一区二区| 成人激情小说网站| 久久不见久久见免费视频7 | 日韩理论片中文av| 久久久综合视频| 91精品国产91综合久久蜜臀| www..com久久爱| 韩国成人福利片在线播放| 亚洲一区二区高清| 国产精品伦理在线| 精品国产亚洲一区二区三区在线观看| 在线观看视频一区二区| 福利电影一区二区| 欧美一级精品在线| 日本一区二区高清| 蜜桃视频一区二区三区| 在线观看亚洲a| 国产亚洲欧洲997久久综合 | 亚洲美女少妇撒尿| 午夜影视日本亚洲欧洲精品| 成人av在线电影| 亚洲精品一区二区三区精华液| 亚洲愉拍自拍另类高清精品| 波多野结衣91| 中文字幕高清一区| 国产成人精品一区二区三区四区| 日韩美女一区二区三区四区| 午夜婷婷国产麻豆精品| 色菇凉天天综合网| 国产精品午夜在线| 成人av网站免费| 精品美女在线播放| 奇米777欧美一区二区| 91精品一区二区三区在线观看| 亚洲成在人线在线播放| 欧美区视频在线观看| 日韩极品在线观看| 精品国产一区二区在线观看| 精品一区精品二区高清| www精品美女久久久tv| 成人激情综合网站| 中文字幕久久午夜不卡| 国产美女精品人人做人人爽 | 日本特黄久久久高潮| 91麻豆精品91久久久久同性| 捆绑变态av一区二区三区| 欧美videos中文字幕| 国产91色综合久久免费分享| 国产精品国产馆在线真实露脸| 日本久久电影网| 国产日产欧美精品一区二区三区| 蜜臀va亚洲va欧美va天堂| 欧美成人激情免费网| 91一区二区在线| 奇米四色…亚洲| 国产精品全国免费观看高清 | 久久久www成人免费毛片麻豆| 成人av免费在线| 日韩国产一区二| 欧美美女视频在线观看| 日韩国产在线观看一区| 久久九九影视网| 欧美日韩小视频| 风间由美中文字幕在线看视频国产欧美| 伊人婷婷欧美激情| 久久美女高清视频| 91精品福利在线一区二区三区| 久久精品久久综合| 一区二区成人在线视频| 国产亚洲福利社区一区| 丁香桃色午夜亚洲一区二区三区| 亚洲欧美偷拍卡通变态| 欧美精品一区二区久久久| 欧美精品久久久久久久久老牛影院| 成人在线视频首页| 国产精品1区2区3区在线观看| 日韩av中文在线观看| 一区二区在线看| 中文字幕中文字幕中文字幕亚洲无线| 99热精品一区二区| 天堂一区二区在线| 亚洲视频一二三区| 国产精品第五页| 国产精品日产欧美久久久久| 久久美女艺术照精彩视频福利播放| 91麻豆精品久久久久蜜臀| 在线免费观看日韩欧美| 99精品视频在线免费观看| 国产一二三精品| 国产一区久久久| 国产毛片精品视频| 亚洲免费资源在线播放| 国产欧美日本一区二区三区| www国产成人| 精品国产一区二区三区不卡| 99久久婷婷国产综合精品| 亚洲三级免费观看| 久久久国产一区二区三区四区小说| 欧美夫妻性生活| 欧美一区二区观看视频| 欧美午夜精品电影| 88在线观看91蜜桃国自产| 精品视频999| 欧美日韩精品一区二区天天拍小说| 在线亚洲欧美专区二区| 91久久精品一区二区三| 日韩一级视频免费观看在线| 中文一区二区在线观看| 亚洲成a人片综合在线| 国产精品99久久不卡二区| 欧美日韩在线综合| 中文字幕欧美区| 三级久久三级久久| www.99精品| 久久亚洲精精品中文字幕早川悠里 | 精品欧美乱码久久久久久1区2区| 国产精品久久久久久久久搜平片 | 久久久亚洲欧洲日产国码αv| 一区二区理论电影在线观看| 国产成人精品影院| 91精品久久久久久久99蜜桃| 国产精品久久久久久久久免费桃花 | 亚洲另类在线视频| 国内精品在线播放| 在线观看日韩国产| 日韩一级黄色片| 国产精品日韩成人| 捆绑紧缚一区二区三区视频| 91麻豆精东视频| 久久久99免费| 日韩国产在线观看一区| www.欧美精品一二区| 欧美一区二区免费视频| 亚洲人123区| 国产大片一区二区| 日韩限制级电影在线观看| 亚洲动漫第一页| 在线电影院国产精品| 丝袜a∨在线一区二区三区不卡 | 久久99精品国产麻豆婷婷洗澡| www.视频一区| 中文字幕精品一区| 国产一区二区三区四区在线观看| 欧美一区二区三区免费大片| 亚洲自拍另类综合| av不卡在线播放| 久久久久久久综合|