亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? uart_tx_tb.vhd

?? URAT異步通信接口的VHDL描述
?? VHD
?? 第 1 頁 / 共 5 頁
字號:
    sout_chk(5, "01011010", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.5, True, CLK_PERIOD*16, SOUT);

    -- Test 3 ----------------------------------------------------
    --   5-bit data, odd parity, 1 stop
    sout_chk(5, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 4 ----------------------------------------------------
    --   5-bit data, odd parity, 1.5 stop
    sout_chk(5, "01010101", '0', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '1', 1.5, True, CLK_PERIOD*16, SOUT);

    -- Test 5 ----------------------------------------------------
    --   5-bit data, stick even parity, 1 stop
    sout_chk(5, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 6 ----------------------------------------------------
    --   5-bit data, stick even parity, 1.5 stop
    sout_chk(5, "01010101", '0', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.5, True, CLK_PERIOD*16, SOUT);

    -- Test 7 ----------------------------------------------------
    --   5-bit data, stick odd parity, 1 stop
    sout_chk(5, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 8 ----------------------------------------------------
    --   5-bit data, stick odd parity, 1.5 stop
    sout_chk(5, "01010101", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '1', 1.5, True, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '1', 1.5, True, CLK_PERIOD*16, SOUT);

    -- Test 9 ----------------------------------------------------
    --   5-bit data, no parity, 1 stop
    sout_chk(5, "01010101", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.0, false, CLK_PERIOD*16, SOUT);

    -- Test 10 ---------------------------------------------------
    --   5-bit data, no parity, 1.5 stop
    sout_chk(5, "01010101", '0', 1.5, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10101010", '0', 1.5, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "01011010", '0', 1.5, false, CLK_PERIOD*16, SOUT);
    sout_chk(5, "10100101", '0', 1.5, false, CLK_PERIOD*16, SOUT);

    -- Test 11 ---------------------------------------------------
    --   6-bit data, even parity, 1 stop
    sout_chk(6, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 12 ---------------------------------------------------
    --   6-bit data, even parity, 2 stop
    sout_chk(6, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 13 ---------------------------------------------------
    --   6-bit data, odd parity, 1 stop
    sout_chk(6, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 14 ---------------------------------------------------
    --   6-bit data, odd parity, 2 stop
    sout_chk(6, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 15 ---------------------------------------------------
    --   6-bit data, stick even parity, 1 stop
    sout_chk(6, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 16 ---------------------------------------------------
    --   6-bit data, stick even parity, 2 stop
    sout_chk(6, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 17 ---------------------------------------------------
    --   6-bit data, stick odd parity, 1 stop
    sout_chk(6, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 18 ---------------------------------------------------
    --   6-bit data, stick odd parity, 2 stop
    sout_chk(6, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 19 ---------------------------------------------------
    --   6-bit data, no parity, 1 stop
    sout_chk(6, "01010101", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 1.0, false, CLK_PERIOD*16, SOUT);

    -- Test 20 ---------------------------------------------------
    --   6-bit data, no parity, 2 stop
    sout_chk(6, "01010101", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10101010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "01011010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(6, "10100101", '0', 2.0, false, CLK_PERIOD*16, SOUT);

    -- Test 21 ---------------------------------------------------
    --   7-bit data, even parity, 1 stop
    sout_chk(7, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 22 ---------------------------------------------------
    --   7-bit data, even parity, 2 stop
    sout_chk(7, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 23 ---------------------------------------------------
    --   7-bit data, odd parity, 1 stop
    sout_chk(7, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 24 ---------------------------------------------------
    --   7-bit data, odd parity, 2 stop
    sout_chk(7, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 25 ---------------------------------------------------
    --   7-bit data, stick even parity, 1 stop
    sout_chk(7, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 26 ---------------------------------------------------
    --   7-bit data, stick even parity, 2 stop
    sout_chk(7, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 27 ---------------------------------------------------
    --   7-bit data, stick odd parity, 1 stop
    sout_chk(7, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 28 ---------------------------------------------------
    --   7-bit data, stick odd parity, 2 stop
    sout_chk(7, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 29 ---------------------------------------------------
    --   7-bit data, no parity, 1 stop
    sout_chk(7, "01010101", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 1.0, false, CLK_PERIOD*16, SOUT);

    -- Test 30 ---------------------------------------------------
    --   7-bit data, no parity, 2 stop
    sout_chk(7, "01010101", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10101010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "01011010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(7, "10100101", '0', 2.0, false, CLK_PERIOD*16, SOUT);

    -- Test 31 ---------------------------------------------------
    --   8-bit data, even parity, 1 stop
    sout_chk(8, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 32 ---------------------------------------------------
    --   8-bit data, even parity, 2 stop
    sout_chk(8, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 33 ---------------------------------------------------
    --   8-bit data, odd parity, 1 stop
    sout_chk(8, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 34 ---------------------------------------------------
    --   8-bit data, odd parity, 2 stop
    sout_chk(8, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 35 ---------------------------------------------------
    --   8-bit data, stick even parity, 1 stop
    sout_chk(8, "01010101", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 36 ---------------------------------------------------
    --   8-bit data, stick even parity, 2 stop
    sout_chk(8, "01010101", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 37 ---------------------------------------------------
    --   8-bit data, stick odd parity, 1 stop
    sout_chk(8, "01010101", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '1', 1.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '1', 1.0, True, CLK_PERIOD*16, SOUT);

    -- Test 38 ---------------------------------------------------
    --   8-bit data, stick odd parity, 2 stop
    sout_chk(8, "01010101", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '1', 2.0, True, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '1', 2.0, True, CLK_PERIOD*16, SOUT);

    -- Test 39 ---------------------------------------------------
    --   8-bit data, no parity, 1 stop
    sout_chk(8, "01010101", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 1.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 1.0, false, CLK_PERIOD*16, SOUT);

    -- Test 40 ---------------------------------------------------
    --   8-bit data, no parity, 2 stop
    sout_chk(8, "01010101", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10101010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "01011010", '0', 2.0, false, CLK_PERIOD*16, SOUT);
    sout_chk(8, "10100101", '0', 2.0, false, CLK_PERIOD*16, SOUT);


    -- end of tests ----------------------------------------------
    wait;
  end process Sout_Chk_Proc;
    
-----------------------------------------------------------------------
-- Test UART Transmitter/Receiver Functions
-----------------------------------------------------------------------
  UART_Stim_Proc : process
    variable i : integer;
  begin

    -- Reset and Intialization
    MR <= '1';

    CS <= '0';
    ADSn <= '1';
    A <= "111";
    DIN <= "11111111";
    SIN <= '1';
    CTSn <= '1';
    DCDn <= '1';
    DSRn <= '1';
    RIn  <= '1';

    wait for (9.5*CLK_PERIOD);

    MR <= '0';

    wait for (0.5*CLK_PERIOD);


    wait until falling_edge(PCLK);
    -- Test 1 ----------------------------------------------------
    --   5-bit data, even parity, 1 stop
    TestID <= 1;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 1, even parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 0, 1 stop bit
    --   bit 1 : 0, 5 data bit (bit[1-0]="00")
    --   bit 0 : 0, 5 data bit (bit[1-0]="00")
    write_reg (LCR,"00011000",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

    -- Write 2nd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10101010",CS,ADSn,WRn,A,DIN);

    -- Write 3rd data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"01011010",CS,ADSn,WRn,A,DIN);

    -- Write 4th data to THR
    if (TxRDYn = '1') then
       wait until TxRDYn = '0';
    end if;
    write_reg (THR,"10100101",CS,ADSn,WRn,A,DIN);


    wait until falling_edge(PCLK);
    -- Test 2 ----------------------------------------------------
    --   5-bit data, even parity, 1.5 stop
    TestID <= 2;

    i := 1;
    loop
      if (i < WAIT_TIMEOUT) then
        wait for CLK_PERIOD;
        -- Read LSR (check if "TEMT" flag at bit 6 is set)
        read_reg (LSR,regData_readBack,CS,ADSn,RDn,A,DOUT);
        exit when regData_readBack(6) = '1';
        i := i + 1;
      else
        assert (false) report"Data Transmission Failed"
        severity failure;
      end if;
    end loop;
    wait for (16*CLK_PERIOD);

    -- LCR Intialization
    --   bit 6 : 0, do not set break
    --   bit 5 : 0, not stick parity
    --   bit 4 : 1, even parity selected
    --   bit 3 : 1, parity enabled
    --   bit 2 : 1, 1.5 stop bit
    --   bit 1 : 0, 5 data bit (bit[1-0]="00")
    --   bit 0 : 0, 5 data bit (bit[1-0]="00")
    write_reg (LCR,"00011100",CS,ADSn,WRn,A,DIN);

    -- Write 1st data to THR
    write_reg (THR,"01010101",CS,ADSn,WRn,A,DIN);

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
免费观看日韩电影| 中文字幕在线视频一区| 午夜精品福利一区二区三区av| 91麻豆国产香蕉久久精品| 亚洲国产精品成人综合色在线婷婷| 国产成人在线网站| 亚洲视频精选在线| 欧美亚洲一区二区在线观看| 午夜精品久久久久影视| 91精品国产综合久久蜜臀| 欧美aa在线视频| 久久亚洲私人国产精品va媚药| 国产在线视视频有精品| 国产精品天干天干在线综合| 欧美午夜免费电影| 免费人成在线不卡| 国产亚洲一区字幕| 色嗨嗨av一区二区三区| 日韩精品成人一区二区三区| 久久久三级国产网站| 99久久精品国产精品久久| 午夜亚洲国产au精品一区二区| 欧美v国产在线一区二区三区| 成人黄色一级视频| 香蕉av福利精品导航| 欧美成人福利视频| 色综合久久久久久久久久久| 免费在线视频一区| 中文在线免费一区三区高中清不卡| 97成人超碰视| 麻豆一区二区99久久久久| 中文字幕不卡在线播放| 欧美羞羞免费网站| 国产在线不卡视频| 亚洲国产精品久久久久秋霞影院 | 国产精品久久久久久久久果冻传媒 | 日本久久电影网| 日本欧美肥老太交大片| 国产精品毛片无遮挡高清| 在线电影院国产精品| 成人a区在线观看| 免费在线观看视频一区| 亚洲三级电影网站| 久久久亚洲欧洲日产国码αv| 欧美日韩国产综合草草| 99国产欧美另类久久久精品| 狠狠狠色丁香婷婷综合久久五月| 亚洲愉拍自拍另类高清精品| 国产欧美一区二区三区沐欲| 欧美一区欧美二区| 欧美综合久久久| 成人午夜av电影| 蜜桃视频第一区免费观看| 亚洲黄色在线视频| 中文字幕在线观看一区| 国产色婷婷亚洲99精品小说| 精品久久人人做人人爰| 宅男在线国产精品| 欧美日韩亚洲国产综合| 99精品欧美一区| 东方aⅴ免费观看久久av| 韩日av一区二区| 麻豆久久一区二区| 日韩电影在线一区| 午夜电影一区二区三区| 亚洲午夜免费视频| 一区二区三区精品在线观看| 中文字幕制服丝袜一区二区三区| 欧美高清在线精品一区| 久久久亚洲精华液精华液精华液| 精品国产一区二区三区忘忧草 | 91色porny在线视频| 成人av片在线观看| 成人免费av网站| 成人av免费在线播放| 成人免费高清在线观看| 丰满亚洲少妇av| 成人深夜在线观看| 成人av集中营| 97精品国产露脸对白| 色天天综合色天天久久| 日本韩国欧美一区二区三区| 在线观看三级视频欧美| 欧洲色大大久久| 欧美日韩精品久久久| 欧美电影在哪看比较好| 777a∨成人精品桃花网| 日韩一区二区电影在线| 亚洲精品一线二线三线无人区| 日韩一区二区免费在线电影| 日韩三级av在线播放| 久久色在线视频| 国产精品免费aⅴ片在线观看| 自拍偷拍国产精品| 亚洲国产三级在线| 肉肉av福利一精品导航| 精品系列免费在线观看| 国产一区激情在线| 成人黄色小视频在线观看| 欧美综合天天夜夜久久| 日韩欧美一二三| 国产日韩欧美一区二区三区乱码 | 国产精品激情偷乱一区二区∴| 亚洲日本免费电影| 视频在线观看91| 国产麻豆欧美日韩一区| 一本到三区不卡视频| 欧美日韩高清在线| 久久久91精品国产一区二区精品| 国产精品黄色在线观看| 日韩黄色在线观看| 国产不卡视频在线播放| 一本色道亚洲精品aⅴ| 日韩视频中午一区| 中文字幕亚洲区| 秋霞电影网一区二区| 成人app在线| 欧美日韩一区不卡| 久久一区二区三区四区| 亚洲高清免费在线| 国产成人啪免费观看软件| 精品视频一区二区三区免费| 久久久精品2019中文字幕之3| 亚洲小说欧美激情另类| 国产成人精品一区二区三区四区 | 蜜桃av噜噜一区| 大陆成人av片| 51精品秘密在线观看| 国产精品欧美经典| 麻豆精品一区二区三区| 色欧美片视频在线观看在线视频| 久久久久久久久97黄色工厂| 亚洲午夜在线视频| 成人av综合在线| 日韩三级电影网址| 亚洲一区二区在线免费观看视频| 国产麻豆一精品一av一免费 | 精品一区二区三区影院在线午夜| av男人天堂一区| 欧美精品一区二区在线观看| 亚洲一区二区三区三| 波多野结衣欧美| 久久婷婷国产综合国色天香| 天堂久久一区二区三区| 91成人免费在线| 国产精品进线69影院| 国产精品一区在线| 欧美一区二区三区四区久久| 亚洲六月丁香色婷婷综合久久 | 日韩精品免费专区| 日本高清不卡在线观看| 国产精品久久久久婷婷二区次| 国产呦萝稀缺另类资源| 欧美一区二区三区四区高清| 亚洲成精国产精品女| 91黄色在线观看| 自拍偷拍欧美激情| 91在线观看高清| 国产精品久久久久久久浪潮网站| 国产精品一区二区黑丝| 欧美精品一区二区三区蜜桃 | 在线不卡免费欧美| 亚洲国产日韩精品| 精品婷婷伊人一区三区三| 亚洲男女毛片无遮挡| 99精品久久99久久久久| 亚洲日本欧美天堂| 色悠悠久久综合| 亚洲视频在线观看三级| 91网站在线观看视频| 亚洲色图19p| 日本韩国欧美在线| 香蕉影视欧美成人| 欧美一区欧美二区| 韩国欧美一区二区| 国产亚洲精品资源在线26u| 国产成人精品免费视频网站| 中文字幕免费一区| 不卡视频在线观看| 日韩美女精品在线| 欧美午夜精品理论片a级按摩| 亚洲成人av免费| 欧美成人精品二区三区99精品| 国产综合一区二区| 国产精品久久久久影院色老大| 91一区二区三区在线观看| 亚洲一区二区三区在线看| 欧美久久久久久久久中文字幕| 免费国产亚洲视频| 国产亚洲欧美中文| 91麻豆国产精品久久| 视频一区二区国产| 欧美精品一区二区不卡| 风间由美中文字幕在线看视频国产欧美| 中文字幕成人av| 欧美色综合网站| 美女久久久精品| 中文字幕一区二区在线播放| 欧美日韩国产首页| 激情六月婷婷久久|