亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? top.map.eqn

?? 基于FPGA的多波形發(fā)生器(編程環(huán)境QuartusII6.0)
?? EQN
?? 第 1 頁 / 共 5 頁
字號:

DB1_7_lut_out = !DB1_7;
DB1_7 = DFFEA(DB1_7_lut_out, Z1_inst2, !AB1L4, , , , );


--Y1_q_a[7] is JCCRT:inst2|data_rom3:u1|altsyncram:altsyncram_component|altsyncram_5fs:auto_generated|altsyncram_p5a2:altsyncram1|q_a[7]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
Y1_q_a[7]_PORT_A_data_in = VCC;
Y1_q_a[7]_PORT_A_data_in_reg = DFFE(Y1_q_a[7]_PORT_A_data_in, Y1_q_a[7]_clock_0, , , );
Y1_q_a[7]_PORT_B_data_in = P3_ram_rom_data_reg[7];
Y1_q_a[7]_PORT_B_data_in_reg = DFFE(Y1_q_a[7]_PORT_B_data_in, Y1_q_a[7]_clock_1, , , );
Y1_q_a[7]_PORT_A_address = BUS(K3_safe_q[0], K3_safe_q[1], K3_safe_q[2], K3_safe_q[3], K3_safe_q[4], K3_safe_q[5]);
Y1_q_a[7]_PORT_A_address_reg = DFFE(Y1_q_a[7]_PORT_A_address, Y1_q_a[7]_clock_0, , , );
Y1_q_a[7]_PORT_B_address = BUS(R3_safe_q[0], R3_safe_q[1], R3_safe_q[2], R3_safe_q[3], R3_safe_q[4], R3_safe_q[5]);
Y1_q_a[7]_PORT_B_address_reg = DFFE(Y1_q_a[7]_PORT_B_address, Y1_q_a[7]_clock_1, , , );
Y1_q_a[7]_PORT_A_write_enable = GND;
Y1_q_a[7]_PORT_A_write_enable_reg = DFFE(Y1_q_a[7]_PORT_A_write_enable, Y1_q_a[7]_clock_0, , , );
Y1_q_a[7]_PORT_B_write_enable = P3L92;
Y1_q_a[7]_PORT_B_write_enable_reg = DFFE(Y1_q_a[7]_PORT_B_write_enable, Y1_q_a[7]_clock_1, , , );
Y1_q_a[7]_clock_0 = clk;
Y1_q_a[7]_clock_1 = A1L5;
Y1_q_a[7]_PORT_A_data_out = MEMORY(Y1_q_a[7]_PORT_A_data_in_reg, Y1_q_a[7]_PORT_B_data_in_reg, Y1_q_a[7]_PORT_A_address_reg, Y1_q_a[7]_PORT_B_address_reg, Y1_q_a[7]_PORT_A_write_enable_reg, Y1_q_a[7]_PORT_B_write_enable_reg, , , Y1_q_a[7]_clock_0, Y1_q_a[7]_clock_1, , , , );
Y1_q_a[7] = Y1_q_a[7]_PORT_A_data_out[0];

--Y1_q_b[7] is JCCRT:inst2|data_rom3:u1|altsyncram:altsyncram_component|altsyncram_5fs:auto_generated|altsyncram_p5a2:altsyncram1|q_b[7]
Y1_q_b[7]_PORT_A_data_in = VCC;
Y1_q_b[7]_PORT_A_data_in_reg = DFFE(Y1_q_b[7]_PORT_A_data_in, Y1_q_b[7]_clock_0, , , );
Y1_q_b[7]_PORT_B_data_in = P3_ram_rom_data_reg[7];
Y1_q_b[7]_PORT_B_data_in_reg = DFFE(Y1_q_b[7]_PORT_B_data_in, Y1_q_b[7]_clock_1, , , );
Y1_q_b[7]_PORT_A_address = BUS(K3_safe_q[0], K3_safe_q[1], K3_safe_q[2], K3_safe_q[3], K3_safe_q[4], K3_safe_q[5]);
Y1_q_b[7]_PORT_A_address_reg = DFFE(Y1_q_b[7]_PORT_A_address, Y1_q_b[7]_clock_0, , , );
Y1_q_b[7]_PORT_B_address = BUS(R3_safe_q[0], R3_safe_q[1], R3_safe_q[2], R3_safe_q[3], R3_safe_q[4], R3_safe_q[5]);
Y1_q_b[7]_PORT_B_address_reg = DFFE(Y1_q_b[7]_PORT_B_address, Y1_q_b[7]_clock_1, , , );
Y1_q_b[7]_PORT_A_write_enable = GND;
Y1_q_b[7]_PORT_A_write_enable_reg = DFFE(Y1_q_b[7]_PORT_A_write_enable, Y1_q_b[7]_clock_0, , , );
Y1_q_b[7]_PORT_B_write_enable = P3L92;
Y1_q_b[7]_PORT_B_write_enable_reg = DFFE(Y1_q_b[7]_PORT_B_write_enable, Y1_q_b[7]_clock_1, , , );
Y1_q_b[7]_clock_0 = clk;
Y1_q_b[7]_clock_1 = A1L5;
Y1_q_b[7]_PORT_B_data_out = MEMORY(Y1_q_b[7]_PORT_A_data_in_reg, Y1_q_b[7]_PORT_B_data_in_reg, Y1_q_b[7]_PORT_A_address_reg, Y1_q_b[7]_PORT_B_address_reg, Y1_q_b[7]_PORT_A_write_enable_reg, Y1_q_b[7]_PORT_B_write_enable_reg, , , Y1_q_b[7]_clock_0, Y1_q_b[7]_clock_1, , , , );
Y1_q_b[7] = Y1_q_b[7]_PORT_B_data_out[0];


--N1_q_a[7] is SINCRT:inst|data_rom1:u1|altsyncram:altsyncram_component|altsyncram_q8s:auto_generated|altsyncram_gv92:altsyncram1|q_a[7]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
N1_q_a[7]_PORT_A_data_in = VCC;
N1_q_a[7]_PORT_A_data_in_reg = DFFE(N1_q_a[7]_PORT_A_data_in, N1_q_a[7]_clock_0, , , );
N1_q_a[7]_PORT_B_data_in = P1_ram_rom_data_reg[7];
N1_q_a[7]_PORT_B_data_in_reg = DFFE(N1_q_a[7]_PORT_B_data_in, N1_q_a[7]_clock_1, , , );
N1_q_a[7]_PORT_A_address = BUS(K1_safe_q[0], K1_safe_q[1], K1_safe_q[2], K1_safe_q[3], K1_safe_q[4], K1_safe_q[5]);
N1_q_a[7]_PORT_A_address_reg = DFFE(N1_q_a[7]_PORT_A_address, N1_q_a[7]_clock_0, , , );
N1_q_a[7]_PORT_B_address = BUS(R1_safe_q[0], R1_safe_q[1], R1_safe_q[2], R1_safe_q[3], R1_safe_q[4], R1_safe_q[5]);
N1_q_a[7]_PORT_B_address_reg = DFFE(N1_q_a[7]_PORT_B_address, N1_q_a[7]_clock_1, , , );
N1_q_a[7]_PORT_A_write_enable = GND;
N1_q_a[7]_PORT_A_write_enable_reg = DFFE(N1_q_a[7]_PORT_A_write_enable, N1_q_a[7]_clock_0, , , );
N1_q_a[7]_PORT_B_write_enable = P1L92;
N1_q_a[7]_PORT_B_write_enable_reg = DFFE(N1_q_a[7]_PORT_B_write_enable, N1_q_a[7]_clock_1, , , );
N1_q_a[7]_clock_0 = clk;
N1_q_a[7]_clock_1 = A1L5;
N1_q_a[7]_PORT_A_data_out = MEMORY(N1_q_a[7]_PORT_A_data_in_reg, N1_q_a[7]_PORT_B_data_in_reg, N1_q_a[7]_PORT_A_address_reg, N1_q_a[7]_PORT_B_address_reg, N1_q_a[7]_PORT_A_write_enable_reg, N1_q_a[7]_PORT_B_write_enable_reg, , , N1_q_a[7]_clock_0, N1_q_a[7]_clock_1, , , , );
N1_q_a[7] = N1_q_a[7]_PORT_A_data_out[0];

--N1_q_b[7] is SINCRT:inst|data_rom1:u1|altsyncram:altsyncram_component|altsyncram_q8s:auto_generated|altsyncram_gv92:altsyncram1|q_b[7]
N1_q_b[7]_PORT_A_data_in = VCC;
N1_q_b[7]_PORT_A_data_in_reg = DFFE(N1_q_b[7]_PORT_A_data_in, N1_q_b[7]_clock_0, , , );
N1_q_b[7]_PORT_B_data_in = P1_ram_rom_data_reg[7];
N1_q_b[7]_PORT_B_data_in_reg = DFFE(N1_q_b[7]_PORT_B_data_in, N1_q_b[7]_clock_1, , , );
N1_q_b[7]_PORT_A_address = BUS(K1_safe_q[0], K1_safe_q[1], K1_safe_q[2], K1_safe_q[3], K1_safe_q[4], K1_safe_q[5]);
N1_q_b[7]_PORT_A_address_reg = DFFE(N1_q_b[7]_PORT_A_address, N1_q_b[7]_clock_0, , , );
N1_q_b[7]_PORT_B_address = BUS(R1_safe_q[0], R1_safe_q[1], R1_safe_q[2], R1_safe_q[3], R1_safe_q[4], R1_safe_q[5]);
N1_q_b[7]_PORT_B_address_reg = DFFE(N1_q_b[7]_PORT_B_address, N1_q_b[7]_clock_1, , , );
N1_q_b[7]_PORT_A_write_enable = GND;
N1_q_b[7]_PORT_A_write_enable_reg = DFFE(N1_q_b[7]_PORT_A_write_enable, N1_q_b[7]_clock_0, , , );
N1_q_b[7]_PORT_B_write_enable = P1L92;
N1_q_b[7]_PORT_B_write_enable_reg = DFFE(N1_q_b[7]_PORT_B_write_enable, N1_q_b[7]_clock_1, , , );
N1_q_b[7]_clock_0 = clk;
N1_q_b[7]_clock_1 = A1L5;
N1_q_b[7]_PORT_B_data_out = MEMORY(N1_q_b[7]_PORT_A_data_in_reg, N1_q_b[7]_PORT_B_data_in_reg, N1_q_b[7]_PORT_A_address_reg, N1_q_b[7]_PORT_B_address_reg, N1_q_b[7]_PORT_A_write_enable_reg, N1_q_b[7]_PORT_B_write_enable_reg, , , N1_q_b[7]_clock_0, N1_q_b[7]_clock_1, , , , );
N1_q_b[7] = N1_q_b[7]_PORT_B_data_out[0];


--V1_q_a[7] is SJCRT:inst1|data_rom2:u1|altsyncram:altsyncram_component|altsyncram_mls:auto_generated|altsyncram_bca2:altsyncram1|q_a[7]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
V1_q_a[7]_PORT_A_data_in = VCC;
V1_q_a[7]_PORT_A_data_in_reg = DFFE(V1_q_a[7]_PORT_A_data_in, V1_q_a[7]_clock_0, , , );
V1_q_a[7]_PORT_B_data_in = P2_ram_rom_data_reg[7];
V1_q_a[7]_PORT_B_data_in_reg = DFFE(V1_q_a[7]_PORT_B_data_in, V1_q_a[7]_clock_1, , , );
V1_q_a[7]_PORT_A_address = BUS(K2_safe_q[0], K2_safe_q[1], K2_safe_q[2], K2_safe_q[3], K2_safe_q[4], K2_safe_q[5]);
V1_q_a[7]_PORT_A_address_reg = DFFE(V1_q_a[7]_PORT_A_address, V1_q_a[7]_clock_0, , , );
V1_q_a[7]_PORT_B_address = BUS(R2_safe_q[0], R2_safe_q[1], R2_safe_q[2], R2_safe_q[3], R2_safe_q[4], R2_safe_q[5]);
V1_q_a[7]_PORT_B_address_reg = DFFE(V1_q_a[7]_PORT_B_address, V1_q_a[7]_clock_1, , , );
V1_q_a[7]_PORT_A_write_enable = GND;
V1_q_a[7]_PORT_A_write_enable_reg = DFFE(V1_q_a[7]_PORT_A_write_enable, V1_q_a[7]_clock_0, , , );
V1_q_a[7]_PORT_B_write_enable = P2L92;
V1_q_a[7]_PORT_B_write_enable_reg = DFFE(V1_q_a[7]_PORT_B_write_enable, V1_q_a[7]_clock_1, , , );
V1_q_a[7]_clock_0 = clk;
V1_q_a[7]_clock_1 = A1L5;
V1_q_a[7]_PORT_A_data_out = MEMORY(V1_q_a[7]_PORT_A_data_in_reg, V1_q_a[7]_PORT_B_data_in_reg, V1_q_a[7]_PORT_A_address_reg, V1_q_a[7]_PORT_B_address_reg, V1_q_a[7]_PORT_A_write_enable_reg, V1_q_a[7]_PORT_B_write_enable_reg, , , V1_q_a[7]_clock_0, V1_q_a[7]_clock_1, , , , );
V1_q_a[7] = V1_q_a[7]_PORT_A_data_out[0];

--V1_q_b[7] is SJCRT:inst1|data_rom2:u1|altsyncram:altsyncram_component|altsyncram_mls:auto_generated|altsyncram_bca2:altsyncram1|q_b[7]
V1_q_b[7]_PORT_A_data_in = VCC;
V1_q_b[7]_PORT_A_data_in_reg = DFFE(V1_q_b[7]_PORT_A_data_in, V1_q_b[7]_clock_0, , , );
V1_q_b[7]_PORT_B_data_in = P2_ram_rom_data_reg[7];
V1_q_b[7]_PORT_B_data_in_reg = DFFE(V1_q_b[7]_PORT_B_data_in, V1_q_b[7]_clock_1, , , );
V1_q_b[7]_PORT_A_address = BUS(K2_safe_q[0], K2_safe_q[1], K2_safe_q[2], K2_safe_q[3], K2_safe_q[4], K2_safe_q[5]);
V1_q_b[7]_PORT_A_address_reg = DFFE(V1_q_b[7]_PORT_A_address, V1_q_b[7]_clock_0, , , );
V1_q_b[7]_PORT_B_address = BUS(R2_safe_q[0], R2_safe_q[1], R2_safe_q[2], R2_safe_q[3], R2_safe_q[4], R2_safe_q[5]);
V1_q_b[7]_PORT_B_address_reg = DFFE(V1_q_b[7]_PORT_B_address, V1_q_b[7]_clock_1, , , );
V1_q_b[7]_PORT_A_write_enable = GND;
V1_q_b[7]_PORT_A_write_enable_reg = DFFE(V1_q_b[7]_PORT_A_write_enable, V1_q_b[7]_clock_0, , , );
V1_q_b[7]_PORT_B_write_enable = P2L92;
V1_q_b[7]_PORT_B_write_enable_reg = DFFE(V1_q_b[7]_PORT_B_write_enable, V1_q_b[7]_clock_1, , , );
V1_q_b[7]_clock_0 = clk;
V1_q_b[7]_clock_1 = A1L5;
V1_q_b[7]_PORT_B_data_out = MEMORY(V1_q_b[7]_PORT_A_data_in_reg, V1_q_b[7]_PORT_B_data_in_reg, V1_q_b[7]_PORT_A_address_reg, V1_q_b[7]_PORT_B_address_reg, V1_q_b[7]_PORT_A_write_enable_reg, V1_q_b[7]_PORT_B_write_enable_reg, , , V1_q_b[7]_clock_0, V1_q_b[7]_clock_1, , , , );
V1_q_b[7] = V1_q_b[7]_PORT_B_data_out[0];


--E1L22 is MUX41A:inst3|DATAOUT[7]~822
--operation mode is normal

E1L22 = n0 & (V1_q_a[7] # n1) # !n0 & !n1 & E1L42;


--E1L42 is MUX41A:inst3|DATAOUT[7]~838
--operation mode is normal

E1L42 = LCELL(E1L22 & (Y1_q_a[7] # !n1) # !E1L22 & N1_q_a[7] & n1);


--Y1_q_a[6] is JCCRT:inst2|data_rom3:u1|altsyncram:altsyncram_component|altsyncram_5fs:auto_generated|altsyncram_p5a2:altsyncram1|q_a[6]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
Y1_q_a[6]_PORT_A_data_in = VCC;
Y1_q_a[6]_PORT_A_data_in_reg = DFFE(Y1_q_a[6]_PORT_A_data_in, Y1_q_a[6]_clock_0, , , );
Y1_q_a[6]_PORT_B_data_in = P3_ram_rom_data_reg[6];
Y1_q_a[6]_PORT_B_data_in_reg = DFFE(Y1_q_a[6]_PORT_B_data_in, Y1_q_a[6]_clock_1, , , );
Y1_q_a[6]_PORT_A_address = BUS(K3_safe_q[0], K3_safe_q[1], K3_safe_q[2], K3_safe_q[3], K3_safe_q[4], K3_safe_q[5]);
Y1_q_a[6]_PORT_A_address_reg = DFFE(Y1_q_a[6]_PORT_A_address, Y1_q_a[6]_clock_0, , , );
Y1_q_a[6]_PORT_B_address = BUS(R3_safe_q[0], R3_safe_q[1], R3_safe_q[2], R3_safe_q[3], R3_safe_q[4], R3_safe_q[5]);
Y1_q_a[6]_PORT_B_address_reg = DFFE(Y1_q_a[6]_PORT_B_address, Y1_q_a[6]_clock_1, , , );
Y1_q_a[6]_PORT_A_write_enable = GND;
Y1_q_a[6]_PORT_A_write_enable_reg = DFFE(Y1_q_a[6]_PORT_A_write_enable, Y1_q_a[6]_clock_0, , , );
Y1_q_a[6]_PORT_B_write_enable = P3L92;
Y1_q_a[6]_PORT_B_write_enable_reg = DFFE(Y1_q_a[6]_PORT_B_write_enable, Y1_q_a[6]_clock_1, , , );
Y1_q_a[6]_clock_0 = clk;
Y1_q_a[6]_clock_1 = A1L5;
Y1_q_a[6]_PORT_A_data_out = MEMORY(Y1_q_a[6]_PORT_A_data_in_reg, Y1_q_a[6]_PORT_B_data_in_reg, Y1_q_a[6]_PORT_A_address_reg, Y1_q_a[6]_PORT_B_address_reg, Y1_q_a[6]_PORT_A_write_enable_reg, Y1_q_a[6]_PORT_B_write_enable_reg, , , Y1_q_a[6]_clock_0, Y1_q_a[6]_clock_1, , , , );
Y1_q_a[6] = Y1_q_a[6]_PORT_A_data_out[0];

--Y1_q_b[6] is JCCRT:inst2|data_rom3:u1|altsyncram:altsyncram_component|altsyncram_5fs:auto_generated|altsyncram_p5a2:altsyncram1|q_b[6]
Y1_q_b[6]_PORT_A_data_in = VCC;
Y1_q_b[6]_PORT_A_data_in_reg = DFFE(Y1_q_b[6]_PORT_A_data_in, Y1_q_b[6]_clock_0, , , );
Y1_q_b[6]_PORT_B_data_in = P3_ram_rom_data_reg[6];
Y1_q_b[6]_PORT_B_data_in_reg = DFFE(Y1_q_b[6]_PORT_B_data_in, Y1_q_b[6]_clock_1, , , );
Y1_q_b[6]_PORT_A_address = BUS(K3_safe_q[0], K3_safe_q[1], K3_safe_q[2], K3_safe_q[3], K3_safe_q[4], K3_safe_q[5]);
Y1_q_b[6]_PORT_A_address_reg = DFFE(Y1_q_b[6]_PORT_A_address, Y1_q_b[6]_clock_0, , , );
Y1_q_b[6]_PORT_B_address = BUS(R3_safe_q[0], R3_safe_q[1], R3_safe_q[2], R3_safe_q[3], R3_safe_q[4], R3_safe_q[5]);
Y1_q_b[6]_PORT_B_address_reg = DFFE(Y1_q_b[6]_PORT_B_address, Y1_q_b[6]_clock_1, , , );
Y1_q_b[6]_PORT_A_write_enable = GND;
Y1_q_b[6]_PORT_A_write_enable_reg = DFFE(Y1_q_b[6]_PORT_A_write_enable, Y1_q_b[6]_clock_0, , , );
Y1_q_b[6]_PORT_B_write_enable = P3L92;
Y1_q_b[6]_PORT_B_write_enable_reg = DFFE(Y1_q_b[6]_PORT_B_write_enable, Y1_q_b[6]_clock_1, , , );
Y1_q_b[6]_clock_0 = clk;
Y1_q_b[6]_clock_1 = A1L5;
Y1_q_b[6]_PORT_B_data_out = MEMORY(Y1_q_b[6]_PORT_A_data_in_reg, Y1_q_b[6]_PORT_B_data_in_reg, Y1_q_b[6]_PORT_A_address_reg, Y1_q_b[6]_PORT_B_address_reg, Y1_q_b[6]_PORT_A_write_enable_reg, Y1_q_b[6]_PORT_B_write_enable_reg, , , Y1_q_b[6]_clock_0, Y1_q_b[6]_clock_1, , , , );
Y1_q_b[6] = Y1_q_b[6]_PORT_B_data_out[0];


--N1_q_a[6] is SINCRT:inst|data_rom1:u1|altsyncram:altsyncram_component|altsyncram_q8s:auto_generated|altsyncram_gv92:altsyncram1|q_a[6]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
N1_q_a[6]_PORT_A_data_in = VCC;
N1_q_a[6]_PORT_A_data_in_reg = DFFE(N1_q_a[6]_PORT_A_data_in, N1_q_a[6]_clock_0, , , );
N1_q_a[6]_PORT_B_data_in = P1_ram_rom_data_reg[6];
N1_q_a[6]_PORT_B_data_in_reg = DFFE(N1_q_a[6]_PORT_B_data_in, N1_q_a[6]_clock_1, , , );
N1_q_a[6]_PORT_A_address = BUS(K1_safe_q[0], K1_safe_q[1], K1_safe_q[2], K1_safe_q[3], K1_safe_q[4], K1_safe_q[5]);
N1_q_a[6]_PORT_A_address_reg = DFFE(N1_q_a[6]_PORT_A_address, N1_q_a[6]_clock_0, , , );
N1_q_a[6]_PORT_B_address = BUS(R1_safe_q[0], R1_safe_q[1], R1_safe_q[2], R1_safe_q[3], R1_safe_q[4], R1_safe_q[5]);
N1_q_a[6]_PORT_B_address_reg = DFFE(N1_q_a[6]_PORT_B_address, N1_q_a[6]_clock_1, , , );
N1_q_a[6]_PORT_A_write_enable = GND;
N1_q_a[6]_PORT_A_write_enable_reg = DFFE(N1_q_a[6]_PORT_A_write_enable, N1_q_a[6]_clock_0, , , );
N1_q_a[6]_PORT_B_write_enable = P1L92;
N1_q_a[6]_PORT_B_write_enable_reg = DFFE(N1_q_a[6]_PORT_B_write_enable, N1_q_a[6]_clock_1, , , );
N1_q_a[6]_clock_0 = clk;
N1_q_a[6]_clock_1 = A1L5;
N1_q_a[6]_PORT_A_data_out = MEMORY(N1_q_a[6]_PORT_A_data_in_reg, N1_q_a[6]_PORT_B_data_in_reg, N1_q_a[6]_PORT_A_address_reg, N1_q_a[6]_PORT_B_address_reg, N1_q_a[6]_PORT_A_write_enable_reg, N1_q_a[6]_PORT_B_write_enable_reg, , , N1_q_a[6]_clock_0, N1_q_a[6]_clock_1, , , , );
N1_q_a[6] = N1_q_a[6]_PORT_A_data_out[0];

--N1_q_b[6] is SINCRT:inst|data_rom1:u1|altsyncram:altsyncram_component|altsyncram_q8s:auto_generated|altsyncram_gv92:altsyncram1|q_b[6]

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品一二三区在线| 日韩av网站免费在线| 欧美专区日韩专区| 麻豆成人免费电影| 亚洲韩国精品一区| 国产精品麻豆99久久久久久| 欧美男同性恋视频网站| 成人av中文字幕| 狠狠色丁香久久婷婷综合_中 | 91福利社在线观看| 国产精品91一区二区| 日韩高清一级片| 一区二区三区国产精品| 国产欧美综合在线| 精品噜噜噜噜久久久久久久久试看| 色婷婷亚洲综合| 成人高清免费在线播放| 久久不见久久见免费视频1| 亚洲一区二区欧美激情| 亚洲免费毛片网站| 欧美高清一级片在线观看| 精品福利一区二区三区| 91精品免费在线观看| 91精品婷婷国产综合久久| 久久精品国产99国产精品| 亚洲一区二区三区四区的 | 午夜天堂影视香蕉久久| 国产欧美日韩综合精品一区二区| 日韩视频国产视频| 91精品国产综合久久久久久 | 4438成人网| 欧美色网站导航| 色av一区二区| 在线亚洲高清视频| 色老头久久综合| 91视频com| 在线观看亚洲一区| 欧美影院精品一区| 欧美三级乱人伦电影| 欧美在线观看一区| 欧美日韩国产经典色站一区二区三区 | 99久久777色| 99riav久久精品riav| 精品亚洲免费视频| 欧美一区二区三区白人| 欧美日韩免费观看一区三区| 欧美在线观看你懂的| 欧美亚日韩国产aⅴ精品中极品| 91在线视频在线| 91免费国产在线| 欧洲生活片亚洲生活在线观看| 欧美伊人久久久久久午夜久久久久| 色婷婷av一区| 6080午夜不卡| 337p粉嫩大胆色噜噜噜噜亚洲| 国产亚洲美州欧州综合国| 国产欧美中文在线| 国产精品国产三级国产普通话99| 亚洲青青青在线视频| 亚洲午夜精品17c| 蜜臀久久99精品久久久画质超高清| 久久精品国产澳门| 在线成人高清不卡| 久久综合久久综合久久综合| 亚洲国产成人在线| 亚洲国产精品欧美一二99| 免费三级欧美电影| 国产99久久久精品| 在线亚洲+欧美+日本专区| 亚洲欧洲日产国产综合网| 国产精品久久毛片av大全日韩| 亚洲精品免费在线观看| 日韩电影在线观看电影| 国产露脸91国语对白| 国产不卡一区视频| 欧美色成人综合| 久久久亚洲国产美女国产盗摄| 亚洲视频精选在线| 久久国产精品第一页| www.日本不卡| 日韩一区二区视频| 国产精品女上位| 日韩激情一二三区| 成人91在线观看| 91麻豆精品91久久久久同性| 国产精品久久久久久福利一牛影视| 亚洲一区二区三区四区在线| 国产激情偷乱视频一区二区三区| 91在线小视频| 久久综合色一综合色88| 亚洲成人av资源| 成人免费视频网站在线观看| 制服丝袜亚洲播放| 综合自拍亚洲综合图不卡区| 久久aⅴ国产欧美74aaa| 91久久一区二区| 国产欧美一区二区三区网站| 日韩国产精品久久久久久亚洲| 不卡的av网站| 精品国产乱码久久久久久1区2区| 伊人婷婷欧美激情| 大白屁股一区二区视频| 日韩西西人体444www| 93久久精品日日躁夜夜躁欧美| 97久久久精品综合88久久| 日韩欧美高清一区| 一区二区三区在线不卡| 日韩一卡二卡三卡国产欧美| 成人欧美一区二区三区小说| 另类中文字幕网| 欧美日韩精品高清| 亚洲美女在线国产| 成人免费视频caoporn| 日韩精品中文字幕一区| 午夜欧美一区二区三区在线播放| 99久久综合精品| 国产偷国产偷精品高清尤物| 另类中文字幕网| 日韩视频免费直播| 日韩黄色在线观看| 欧美午夜精品一区| 伊人一区二区三区| 91视视频在线观看入口直接观看www | 青青草97国产精品免费观看无弹窗版| 99麻豆久久久国产精品免费| 国产精品免费网站在线观看| 国产一区二区视频在线播放| 欧美大片在线观看一区| 日本欧美韩国一区三区| 欧美老人xxxx18| 五月天丁香久久| 在线播放一区二区三区| 五月综合激情网| 欧美挠脚心视频网站| 丝袜脚交一区二区| 91精品欧美一区二区三区综合在| 午夜视频一区二区| 日韩一卡二卡三卡国产欧美| 免费在线观看精品| 精品国产免费人成电影在线观看四季| 蜜桃精品在线观看| www久久精品| 国产suv精品一区二区6| 欧美激情综合网| 95精品视频在线| 亚洲国产一区在线观看| 欧美久久久久久久久中文字幕| 日韩制服丝袜av| 欧美不卡一区二区三区| 国产一区二区三区美女| 国产欧美一区视频| 一本久久a久久精品亚洲| 亚洲国产精品自拍| 欧美一级理论性理论a| 国产真实乱子伦精品视频| 欧美极品另类videosde| 91免费视频网址| 国产欧美一区二区精品性色| 国产人久久人人人人爽| 国产精品69久久久久水密桃| 国产拍揄自揄精品视频麻豆| 国产成人免费在线观看不卡| 亚洲欧洲精品一区二区精品久久久| 99这里只有久久精品视频| 亚洲大片一区二区三区| 欧美xxxx在线观看| 波多野结衣精品在线| 亚洲v日本v欧美v久久精品| 日韩午夜在线影院| 99视频有精品| 青青草国产成人99久久| 国产精品美女久久久久高潮| 欧美无乱码久久久免费午夜一区| 久久国产免费看| 亚洲视频 欧洲视频| 欧美一卡二卡在线| av不卡在线观看| 青青草97国产精品免费观看无弹窗版| 久久影视一区二区| 欧美亚洲愉拍一区二区| 国模无码大尺度一区二区三区| 亚洲欧洲av色图| 日韩欧美国产一区二区三区 | 国产精品99久久久久久似苏梦涵 | 亚洲日本va午夜在线电影| 欧美日韩精品欧美日韩精品一综合| 麻豆精品一二三| 《视频一区视频二区| 欧美美女网站色| 丁香婷婷综合网| 日韩国产欧美三级| 亚洲欧洲成人精品av97| 精品粉嫩aⅴ一区二区三区四区| 91视频在线观看免费| 国产毛片精品国产一区二区三区| 亚洲永久精品国产| 日本一区二区三级电影在线观看 | 国产成人高清在线| 日本视频一区二区三区| 亚洲另类在线一区|