亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? top.map.eqn

?? 基于FPGA的多波形發(fā)生器(編程環(huán)境QuartusII6.0)
?? EQN
?? 第 1 頁 / 共 5 頁
字號:


--Y1_q_a[4] is JCCRT:inst2|data_rom3:u1|altsyncram:altsyncram_component|altsyncram_5fs:auto_generated|altsyncram_p5a2:altsyncram1|q_a[4]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
Y1_q_a[4]_PORT_A_data_in = VCC;
Y1_q_a[4]_PORT_A_data_in_reg = DFFE(Y1_q_a[4]_PORT_A_data_in, Y1_q_a[4]_clock_0, , , );
Y1_q_a[4]_PORT_B_data_in = P3_ram_rom_data_reg[4];
Y1_q_a[4]_PORT_B_data_in_reg = DFFE(Y1_q_a[4]_PORT_B_data_in, Y1_q_a[4]_clock_1, , , );
Y1_q_a[4]_PORT_A_address = BUS(K3_safe_q[0], K3_safe_q[1], K3_safe_q[2], K3_safe_q[3], K3_safe_q[4], K3_safe_q[5]);
Y1_q_a[4]_PORT_A_address_reg = DFFE(Y1_q_a[4]_PORT_A_address, Y1_q_a[4]_clock_0, , , );
Y1_q_a[4]_PORT_B_address = BUS(R3_safe_q[0], R3_safe_q[1], R3_safe_q[2], R3_safe_q[3], R3_safe_q[4], R3_safe_q[5]);
Y1_q_a[4]_PORT_B_address_reg = DFFE(Y1_q_a[4]_PORT_B_address, Y1_q_a[4]_clock_1, , , );
Y1_q_a[4]_PORT_A_write_enable = GND;
Y1_q_a[4]_PORT_A_write_enable_reg = DFFE(Y1_q_a[4]_PORT_A_write_enable, Y1_q_a[4]_clock_0, , , );
Y1_q_a[4]_PORT_B_write_enable = P3L92;
Y1_q_a[4]_PORT_B_write_enable_reg = DFFE(Y1_q_a[4]_PORT_B_write_enable, Y1_q_a[4]_clock_1, , , );
Y1_q_a[4]_clock_0 = clk;
Y1_q_a[4]_clock_1 = A1L5;
Y1_q_a[4]_PORT_A_data_out = MEMORY(Y1_q_a[4]_PORT_A_data_in_reg, Y1_q_a[4]_PORT_B_data_in_reg, Y1_q_a[4]_PORT_A_address_reg, Y1_q_a[4]_PORT_B_address_reg, Y1_q_a[4]_PORT_A_write_enable_reg, Y1_q_a[4]_PORT_B_write_enable_reg, , , Y1_q_a[4]_clock_0, Y1_q_a[4]_clock_1, , , , );
Y1_q_a[4] = Y1_q_a[4]_PORT_A_data_out[0];

--Y1_q_b[4] is JCCRT:inst2|data_rom3:u1|altsyncram:altsyncram_component|altsyncram_5fs:auto_generated|altsyncram_p5a2:altsyncram1|q_b[4]
Y1_q_b[4]_PORT_A_data_in = VCC;
Y1_q_b[4]_PORT_A_data_in_reg = DFFE(Y1_q_b[4]_PORT_A_data_in, Y1_q_b[4]_clock_0, , , );
Y1_q_b[4]_PORT_B_data_in = P3_ram_rom_data_reg[4];
Y1_q_b[4]_PORT_B_data_in_reg = DFFE(Y1_q_b[4]_PORT_B_data_in, Y1_q_b[4]_clock_1, , , );
Y1_q_b[4]_PORT_A_address = BUS(K3_safe_q[0], K3_safe_q[1], K3_safe_q[2], K3_safe_q[3], K3_safe_q[4], K3_safe_q[5]);
Y1_q_b[4]_PORT_A_address_reg = DFFE(Y1_q_b[4]_PORT_A_address, Y1_q_b[4]_clock_0, , , );
Y1_q_b[4]_PORT_B_address = BUS(R3_safe_q[0], R3_safe_q[1], R3_safe_q[2], R3_safe_q[3], R3_safe_q[4], R3_safe_q[5]);
Y1_q_b[4]_PORT_B_address_reg = DFFE(Y1_q_b[4]_PORT_B_address, Y1_q_b[4]_clock_1, , , );
Y1_q_b[4]_PORT_A_write_enable = GND;
Y1_q_b[4]_PORT_A_write_enable_reg = DFFE(Y1_q_b[4]_PORT_A_write_enable, Y1_q_b[4]_clock_0, , , );
Y1_q_b[4]_PORT_B_write_enable = P3L92;
Y1_q_b[4]_PORT_B_write_enable_reg = DFFE(Y1_q_b[4]_PORT_B_write_enable, Y1_q_b[4]_clock_1, , , );
Y1_q_b[4]_clock_0 = clk;
Y1_q_b[4]_clock_1 = A1L5;
Y1_q_b[4]_PORT_B_data_out = MEMORY(Y1_q_b[4]_PORT_A_data_in_reg, Y1_q_b[4]_PORT_B_data_in_reg, Y1_q_b[4]_PORT_A_address_reg, Y1_q_b[4]_PORT_B_address_reg, Y1_q_b[4]_PORT_A_write_enable_reg, Y1_q_b[4]_PORT_B_write_enable_reg, , , Y1_q_b[4]_clock_0, Y1_q_b[4]_clock_1, , , , );
Y1_q_b[4] = Y1_q_b[4]_PORT_B_data_out[0];


--N1_q_a[4] is SINCRT:inst|data_rom1:u1|altsyncram:altsyncram_component|altsyncram_q8s:auto_generated|altsyncram_gv92:altsyncram1|q_a[4]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
N1_q_a[4]_PORT_A_data_in = VCC;
N1_q_a[4]_PORT_A_data_in_reg = DFFE(N1_q_a[4]_PORT_A_data_in, N1_q_a[4]_clock_0, , , );
N1_q_a[4]_PORT_B_data_in = P1_ram_rom_data_reg[4];
N1_q_a[4]_PORT_B_data_in_reg = DFFE(N1_q_a[4]_PORT_B_data_in, N1_q_a[4]_clock_1, , , );
N1_q_a[4]_PORT_A_address = BUS(K1_safe_q[0], K1_safe_q[1], K1_safe_q[2], K1_safe_q[3], K1_safe_q[4], K1_safe_q[5]);
N1_q_a[4]_PORT_A_address_reg = DFFE(N1_q_a[4]_PORT_A_address, N1_q_a[4]_clock_0, , , );
N1_q_a[4]_PORT_B_address = BUS(R1_safe_q[0], R1_safe_q[1], R1_safe_q[2], R1_safe_q[3], R1_safe_q[4], R1_safe_q[5]);
N1_q_a[4]_PORT_B_address_reg = DFFE(N1_q_a[4]_PORT_B_address, N1_q_a[4]_clock_1, , , );
N1_q_a[4]_PORT_A_write_enable = GND;
N1_q_a[4]_PORT_A_write_enable_reg = DFFE(N1_q_a[4]_PORT_A_write_enable, N1_q_a[4]_clock_0, , , );
N1_q_a[4]_PORT_B_write_enable = P1L92;
N1_q_a[4]_PORT_B_write_enable_reg = DFFE(N1_q_a[4]_PORT_B_write_enable, N1_q_a[4]_clock_1, , , );
N1_q_a[4]_clock_0 = clk;
N1_q_a[4]_clock_1 = A1L5;
N1_q_a[4]_PORT_A_data_out = MEMORY(N1_q_a[4]_PORT_A_data_in_reg, N1_q_a[4]_PORT_B_data_in_reg, N1_q_a[4]_PORT_A_address_reg, N1_q_a[4]_PORT_B_address_reg, N1_q_a[4]_PORT_A_write_enable_reg, N1_q_a[4]_PORT_B_write_enable_reg, , , N1_q_a[4]_clock_0, N1_q_a[4]_clock_1, , , , );
N1_q_a[4] = N1_q_a[4]_PORT_A_data_out[0];

--N1_q_b[4] is SINCRT:inst|data_rom1:u1|altsyncram:altsyncram_component|altsyncram_q8s:auto_generated|altsyncram_gv92:altsyncram1|q_b[4]
N1_q_b[4]_PORT_A_data_in = VCC;
N1_q_b[4]_PORT_A_data_in_reg = DFFE(N1_q_b[4]_PORT_A_data_in, N1_q_b[4]_clock_0, , , );
N1_q_b[4]_PORT_B_data_in = P1_ram_rom_data_reg[4];
N1_q_b[4]_PORT_B_data_in_reg = DFFE(N1_q_b[4]_PORT_B_data_in, N1_q_b[4]_clock_1, , , );
N1_q_b[4]_PORT_A_address = BUS(K1_safe_q[0], K1_safe_q[1], K1_safe_q[2], K1_safe_q[3], K1_safe_q[4], K1_safe_q[5]);
N1_q_b[4]_PORT_A_address_reg = DFFE(N1_q_b[4]_PORT_A_address, N1_q_b[4]_clock_0, , , );
N1_q_b[4]_PORT_B_address = BUS(R1_safe_q[0], R1_safe_q[1], R1_safe_q[2], R1_safe_q[3], R1_safe_q[4], R1_safe_q[5]);
N1_q_b[4]_PORT_B_address_reg = DFFE(N1_q_b[4]_PORT_B_address, N1_q_b[4]_clock_1, , , );
N1_q_b[4]_PORT_A_write_enable = GND;
N1_q_b[4]_PORT_A_write_enable_reg = DFFE(N1_q_b[4]_PORT_A_write_enable, N1_q_b[4]_clock_0, , , );
N1_q_b[4]_PORT_B_write_enable = P1L92;
N1_q_b[4]_PORT_B_write_enable_reg = DFFE(N1_q_b[4]_PORT_B_write_enable, N1_q_b[4]_clock_1, , , );
N1_q_b[4]_clock_0 = clk;
N1_q_b[4]_clock_1 = A1L5;
N1_q_b[4]_PORT_B_data_out = MEMORY(N1_q_b[4]_PORT_A_data_in_reg, N1_q_b[4]_PORT_B_data_in_reg, N1_q_b[4]_PORT_A_address_reg, N1_q_b[4]_PORT_B_address_reg, N1_q_b[4]_PORT_A_write_enable_reg, N1_q_b[4]_PORT_B_write_enable_reg, , , N1_q_b[4]_clock_0, N1_q_b[4]_clock_1, , , , );
N1_q_b[4] = N1_q_b[4]_PORT_B_data_out[0];


--V1_q_a[4] is SJCRT:inst1|data_rom2:u1|altsyncram:altsyncram_component|altsyncram_mls:auto_generated|altsyncram_bca2:altsyncram1|q_a[4]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
V1_q_a[4]_PORT_A_data_in = VCC;
V1_q_a[4]_PORT_A_data_in_reg = DFFE(V1_q_a[4]_PORT_A_data_in, V1_q_a[4]_clock_0, , , );
V1_q_a[4]_PORT_B_data_in = P2_ram_rom_data_reg[4];
V1_q_a[4]_PORT_B_data_in_reg = DFFE(V1_q_a[4]_PORT_B_data_in, V1_q_a[4]_clock_1, , , );
V1_q_a[4]_PORT_A_address = BUS(K2_safe_q[0], K2_safe_q[1], K2_safe_q[2], K2_safe_q[3], K2_safe_q[4], K2_safe_q[5]);
V1_q_a[4]_PORT_A_address_reg = DFFE(V1_q_a[4]_PORT_A_address, V1_q_a[4]_clock_0, , , );
V1_q_a[4]_PORT_B_address = BUS(R2_safe_q[0], R2_safe_q[1], R2_safe_q[2], R2_safe_q[3], R2_safe_q[4], R2_safe_q[5]);
V1_q_a[4]_PORT_B_address_reg = DFFE(V1_q_a[4]_PORT_B_address, V1_q_a[4]_clock_1, , , );
V1_q_a[4]_PORT_A_write_enable = GND;
V1_q_a[4]_PORT_A_write_enable_reg = DFFE(V1_q_a[4]_PORT_A_write_enable, V1_q_a[4]_clock_0, , , );
V1_q_a[4]_PORT_B_write_enable = P2L92;
V1_q_a[4]_PORT_B_write_enable_reg = DFFE(V1_q_a[4]_PORT_B_write_enable, V1_q_a[4]_clock_1, , , );
V1_q_a[4]_clock_0 = clk;
V1_q_a[4]_clock_1 = A1L5;
V1_q_a[4]_PORT_A_data_out = MEMORY(V1_q_a[4]_PORT_A_data_in_reg, V1_q_a[4]_PORT_B_data_in_reg, V1_q_a[4]_PORT_A_address_reg, V1_q_a[4]_PORT_B_address_reg, V1_q_a[4]_PORT_A_write_enable_reg, V1_q_a[4]_PORT_B_write_enable_reg, , , V1_q_a[4]_clock_0, V1_q_a[4]_clock_1, , , , );
V1_q_a[4] = V1_q_a[4]_PORT_A_data_out[0];

--V1_q_b[4] is SJCRT:inst1|data_rom2:u1|altsyncram:altsyncram_component|altsyncram_mls:auto_generated|altsyncram_bca2:altsyncram1|q_b[4]
V1_q_b[4]_PORT_A_data_in = VCC;
V1_q_b[4]_PORT_A_data_in_reg = DFFE(V1_q_b[4]_PORT_A_data_in, V1_q_b[4]_clock_0, , , );
V1_q_b[4]_PORT_B_data_in = P2_ram_rom_data_reg[4];
V1_q_b[4]_PORT_B_data_in_reg = DFFE(V1_q_b[4]_PORT_B_data_in, V1_q_b[4]_clock_1, , , );
V1_q_b[4]_PORT_A_address = BUS(K2_safe_q[0], K2_safe_q[1], K2_safe_q[2], K2_safe_q[3], K2_safe_q[4], K2_safe_q[5]);
V1_q_b[4]_PORT_A_address_reg = DFFE(V1_q_b[4]_PORT_A_address, V1_q_b[4]_clock_0, , , );
V1_q_b[4]_PORT_B_address = BUS(R2_safe_q[0], R2_safe_q[1], R2_safe_q[2], R2_safe_q[3], R2_safe_q[4], R2_safe_q[5]);
V1_q_b[4]_PORT_B_address_reg = DFFE(V1_q_b[4]_PORT_B_address, V1_q_b[4]_clock_1, , , );
V1_q_b[4]_PORT_A_write_enable = GND;
V1_q_b[4]_PORT_A_write_enable_reg = DFFE(V1_q_b[4]_PORT_A_write_enable, V1_q_b[4]_clock_0, , , );
V1_q_b[4]_PORT_B_write_enable = P2L92;
V1_q_b[4]_PORT_B_write_enable_reg = DFFE(V1_q_b[4]_PORT_B_write_enable, V1_q_b[4]_clock_1, , , );
V1_q_b[4]_clock_0 = clk;
V1_q_b[4]_clock_1 = A1L5;
V1_q_b[4]_PORT_B_data_out = MEMORY(V1_q_b[4]_PORT_A_data_in_reg, V1_q_b[4]_PORT_B_data_in_reg, V1_q_b[4]_PORT_A_address_reg, V1_q_b[4]_PORT_B_address_reg, V1_q_b[4]_PORT_A_write_enable_reg, V1_q_b[4]_PORT_B_write_enable_reg, , , V1_q_b[4]_clock_0, V1_q_b[4]_clock_1, , , , );
V1_q_b[4] = V1_q_b[4]_PORT_B_data_out[0];


--E1L31 is MUX41A:inst3|DATAOUT[4]~828
--operation mode is normal

E1L31 = n0 & (V1_q_a[4] # n1) # !n0 & !n1 & E1L51;


--E1L51 is MUX41A:inst3|DATAOUT[4]~841
--operation mode is normal

E1L51 = LCELL(E1L31 & (Y1_q_a[4] # !n1) # !E1L31 & N1_q_a[4] & n1);


--Y1_q_a[3] is JCCRT:inst2|data_rom3:u1|altsyncram:altsyncram_component|altsyncram_5fs:auto_generated|altsyncram_p5a2:altsyncram1|q_a[3]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
Y1_q_a[3]_PORT_A_data_in = VCC;
Y1_q_a[3]_PORT_A_data_in_reg = DFFE(Y1_q_a[3]_PORT_A_data_in, Y1_q_a[3]_clock_0, , , );
Y1_q_a[3]_PORT_B_data_in = P3_ram_rom_data_reg[3];
Y1_q_a[3]_PORT_B_data_in_reg = DFFE(Y1_q_a[3]_PORT_B_data_in, Y1_q_a[3]_clock_1, , , );
Y1_q_a[3]_PORT_A_address = BUS(K3_safe_q[0], K3_safe_q[1], K3_safe_q[2], K3_safe_q[3], K3_safe_q[4], K3_safe_q[5]);
Y1_q_a[3]_PORT_A_address_reg = DFFE(Y1_q_a[3]_PORT_A_address, Y1_q_a[3]_clock_0, , , );
Y1_q_a[3]_PORT_B_address = BUS(R3_safe_q[0], R3_safe_q[1], R3_safe_q[2], R3_safe_q[3], R3_safe_q[4], R3_safe_q[5]);
Y1_q_a[3]_PORT_B_address_reg = DFFE(Y1_q_a[3]_PORT_B_address, Y1_q_a[3]_clock_1, , , );
Y1_q_a[3]_PORT_A_write_enable = GND;
Y1_q_a[3]_PORT_A_write_enable_reg = DFFE(Y1_q_a[3]_PORT_A_write_enable, Y1_q_a[3]_clock_0, , , );
Y1_q_a[3]_PORT_B_write_enable = P3L92;
Y1_q_a[3]_PORT_B_write_enable_reg = DFFE(Y1_q_a[3]_PORT_B_write_enable, Y1_q_a[3]_clock_1, , , );
Y1_q_a[3]_clock_0 = clk;
Y1_q_a[3]_clock_1 = A1L5;
Y1_q_a[3]_PORT_A_data_out = MEMORY(Y1_q_a[3]_PORT_A_data_in_reg, Y1_q_a[3]_PORT_B_data_in_reg, Y1_q_a[3]_PORT_A_address_reg, Y1_q_a[3]_PORT_B_address_reg, Y1_q_a[3]_PORT_A_write_enable_reg, Y1_q_a[3]_PORT_B_write_enable_reg, , , Y1_q_a[3]_clock_0, Y1_q_a[3]_clock_1, , , , );
Y1_q_a[3] = Y1_q_a[3]_PORT_A_data_out[0];

--Y1_q_b[3] is JCCRT:inst2|data_rom3:u1|altsyncram:altsyncram_component|altsyncram_5fs:auto_generated|altsyncram_p5a2:altsyncram1|q_b[3]
Y1_q_b[3]_PORT_A_data_in = VCC;
Y1_q_b[3]_PORT_A_data_in_reg = DFFE(Y1_q_b[3]_PORT_A_data_in, Y1_q_b[3]_clock_0, , , );
Y1_q_b[3]_PORT_B_data_in = P3_ram_rom_data_reg[3];
Y1_q_b[3]_PORT_B_data_in_reg = DFFE(Y1_q_b[3]_PORT_B_data_in, Y1_q_b[3]_clock_1, , , );
Y1_q_b[3]_PORT_A_address = BUS(K3_safe_q[0], K3_safe_q[1], K3_safe_q[2], K3_safe_q[3], K3_safe_q[4], K3_safe_q[5]);
Y1_q_b[3]_PORT_A_address_reg = DFFE(Y1_q_b[3]_PORT_A_address, Y1_q_b[3]_clock_0, , , );
Y1_q_b[3]_PORT_B_address = BUS(R3_safe_q[0], R3_safe_q[1], R3_safe_q[2], R3_safe_q[3], R3_safe_q[4], R3_safe_q[5]);
Y1_q_b[3]_PORT_B_address_reg = DFFE(Y1_q_b[3]_PORT_B_address, Y1_q_b[3]_clock_1, , , );
Y1_q_b[3]_PORT_A_write_enable = GND;
Y1_q_b[3]_PORT_A_write_enable_reg = DFFE(Y1_q_b[3]_PORT_A_write_enable, Y1_q_b[3]_clock_0, , , );
Y1_q_b[3]_PORT_B_write_enable = P3L92;
Y1_q_b[3]_PORT_B_write_enable_reg = DFFE(Y1_q_b[3]_PORT_B_write_enable, Y1_q_b[3]_clock_1, , , );
Y1_q_b[3]_clock_0 = clk;
Y1_q_b[3]_clock_1 = A1L5;
Y1_q_b[3]_PORT_B_data_out = MEMORY(Y1_q_b[3]_PORT_A_data_in_reg, Y1_q_b[3]_PORT_B_data_in_reg, Y1_q_b[3]_PORT_A_address_reg, Y1_q_b[3]_PORT_B_address_reg, Y1_q_b[3]_PORT_A_write_enable_reg, Y1_q_b[3]_PORT_B_write_enable_reg, , , Y1_q_b[3]_clock_0, Y1_q_b[3]_clock_1, , , , );
Y1_q_b[3] = Y1_q_b[3]_PORT_B_data_out[0];


--N1_q_a[3] is SINCRT:inst|data_rom1:u1|altsyncram:altsyncram_component|altsyncram_q8s:auto_generated|altsyncram_gv92:altsyncram1|q_a[3]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 64, Port A Width: 1, Port B Depth: 64, Port B Width: 1
--Port A Logical Depth: 64, Port A Logical Width: 8, Port B Logical Depth: 64, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
N1_q_a[3]_PORT_A_data_in = VCC;
N1_q_a[3]_PORT_A_data_in_reg = DFFE(N1_q_a[3]_PORT_A_data_in, N1_q_a[3]_clock_0, , , );
N1_q_a[3]_PORT_B_data_in = P1_ram_rom_data_reg[3];
N1_q_a[3]_PORT_B_data_in_reg = DFFE(N1_q_a[3]_PORT_B_data_in, N1_q_a[3]_clock_1, , , );
N1_q_a[3]_PORT_A_address = BUS(K1_safe_q[0], K1_safe_q[1], K1_safe_q[2], K1_safe_q[3], K1_safe_q[4], K1_safe_q[5]);
N1_q_a[3]_PORT_A_address_reg = DFFE(N1_q_a[3]_PORT_A_address, N1_q_a[3]_clock_0, , , );
N1_q_a[3]_PORT_B_address = BUS(R1_safe_q[0], R1_safe_q[1], R1_safe_q[2], R1_safe_q[3], R1_safe_q[4], R1_safe_q[5]);
N1_q_a[3]_PORT_B_address_reg = DFFE(N1_q_a[3]_PORT_B_address, N1_q_a[3]_clock_1, , , );
N1_q_a[3]_PORT_A_write_enable = GND;
N1_q_a[3]_PORT_A_write_enable_reg = DFFE(N1_q_a[3]_PORT_A_write_enable, N1_q_a[3]_clock_0, , , );
N1_q_a[3]_PORT_B_write_enable = P1L92;
N1_q_a[3]_PORT_B_write_enable_reg = DFFE(N1_q_a[3]_PORT_B_write_enable, N1_q_a[3]_clock_1, , , );
N1_q_a[3]_clock_0 = clk;
N1_q_a[3]_clock_1 = A1L5;
N1_q_a[3]_PORT_A_data_out = MEMORY(N1_q_a[3]_PORT_A_data_in_reg, N1_q_a[3]_PORT_B_data_in_reg, N1_q_a[3]_PORT_A_address_reg, N1_q_a[3]_PORT_B_address_reg, N1_q_a[3]_PORT_A_write_enable_reg, N1_q_a[3]_PORT_B_write_enable_reg, , , N1_q_a[3]_clock_0, N1_q_a[3]_clock_1, , , , );
N1_q_a[3] = N1_q_a[3]_PORT_A_data_out[0];

--N1_q_b[3] is SINCRT:inst|data_rom1:u1|altsyncram:altsyncram_component|altsyncram_q8s:auto_generated|altsyncram_gv92:altsyncram1|q_b[3]
N1_q_b[3]_PORT_A_data_in = VCC;
N1_q_b[3]_PORT_A_data_in_reg = DFFE(N1_q_b[3]_PORT_A_data_in, N1_q_b[3]_clock_0, , , );
N1_q_b[3]_PORT_B_data_in = P1_ram_rom_data_reg[3];

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久狠狠亚洲综合| 亚洲精品伦理在线| 久久国产精品无码网站| 69堂精品视频| 精品在线免费视频| 国产三级精品视频| 91免费观看视频在线| 亚洲国产成人va在线观看天堂 | 国产精品一二三四五| 久久久久久久久97黄色工厂| 国产suv一区二区三区88区| 国产精品伦理在线| 欧美午夜寂寞影院| 激情综合色播五月| 日韩毛片一二三区| 欧美日韩和欧美的一区二区| 九九久久精品视频| 亚洲欧洲性图库| 538prom精品视频线放| 国产一区二区在线电影| 亚洲色图色小说| 91精品欧美综合在线观看最新| 国产精品99久久久久久似苏梦涵| 国产精品福利在线播放| 欧美精选一区二区| 国产a区久久久| 午夜精品123| 久久精品亚洲精品国产欧美kt∨| 一本久道久久综合中文字幕| 免费成人在线视频观看| 综合久久久久综合| 精品成人a区在线观看| 99在线热播精品免费| 日韩不卡一区二区| 亚洲视频综合在线| 亚洲精品在线电影| 欧美性色欧美a在线播放| 国产精品一二三区在线| 亚洲综合在线免费观看| 国产夜色精品一区二区av| 欧美丝袜自拍制服另类| 风间由美中文字幕在线看视频国产欧美| 亚洲高清免费观看| 国产精品久久三| 日韩精品一区二区三区视频| 欧美四级电影网| www.亚洲色图| 国产精品正在播放| 热久久一区二区| 亚洲一区二区精品视频| 综合电影一区二区三区 | 中文字幕欧美日韩一区| 91精品国产高清一区二区三区| 97se亚洲国产综合自在线 | 日韩av网站在线观看| 国产精品久久久久久久午夜片| 欧美成人伊人久久综合网| 欧美日本一道本| 在线看国产一区| 91麻豆福利精品推荐| 成人国产精品免费观看| 国产麻豆精品在线| 久久99精品久久只有精品| 日本免费新一区视频| 亚洲成人资源在线| 亚洲一二三级电影| 亚洲永久免费av| 亚洲乱码中文字幕| 亚洲欧美日韩综合aⅴ视频| 国产精品拍天天在线| 国产欧美一区二区精品仙草咪| 久久综合给合久久狠狠狠97色69| 欧美一二三区在线观看| 日韩一区二区三区三四区视频在线观看| 欧美私人免费视频| 欧美视频三区在线播放| 欧美日韩精品电影| 欧美精品丝袜久久久中文字幕| 欧美三区在线视频| 欧美喷潮久久久xxxxx| 欧美日韩的一区二区| 欧美日韩高清一区二区三区| 51精品国自产在线| 欧美成人女星排行榜| 欧美不卡一区二区| 久久久99久久| 一色桃子久久精品亚洲| 亚洲精品日产精品乱码不卡| 亚洲自拍偷拍图区| 日韩激情一区二区| 国产中文字幕精品| 国产成人免费视频一区| 99热这里都是精品| 欧美日韩一卡二卡| 日韩美一区二区三区| 久久久亚洲欧洲日产国码αv| 中文字幕欧美三区| 亚洲一区在线看| 日本色综合中文字幕| 国产精品一区二区久久不卡 | 欧美精品色一区二区三区| 91精品国产欧美日韩| 久久奇米777| 国产精品高清亚洲| 日韩精品久久理论片| 国产在线看一区| 91香蕉视频mp4| 91麻豆精品国产91久久久资源速度 | 成人激情校园春色| 欧美在线观看视频一区二区三区| 制服丝袜一区二区三区| 久久久久久久久久久99999| 亚洲美女免费视频| 免费看欧美女人艹b| a美女胸又www黄视频久久| 欧美美女视频在线观看| 亚洲国产高清aⅴ视频| 亚洲精品精品亚洲| 久久99国产精品免费网站| 不卡电影一区二区三区| 欧美精品久久99久久在免费线 | 天天综合天天综合色| 国产电影精品久久禁18| 欧美日韩一区二区三区不卡| 国产人伦精品一区二区| 丝瓜av网站精品一区二区| 国产suv精品一区二区三区| 9191久久久久久久久久久| 国产精品每日更新在线播放网址| 青青草国产成人99久久| 一本大道久久a久久综合| 欧美精品一区二区三区蜜桃| 亚洲影视在线播放| 成人app网站| www国产精品av| 肉丝袜脚交视频一区二区| 91在线视频网址| 久久久久久久久久久黄色| 日韩精品一二三| 色先锋久久av资源部| 国产日韩欧美精品在线| 麻豆国产精品官网| 欧美色图免费看| 综合激情成人伊人| 国产成人精品在线看| 日韩美女视频一区二区在线观看| 亚洲日韩欧美一区二区在线| 福利91精品一区二区三区| 久久综合资源网| 青青青伊人色综合久久| 欧美三级午夜理伦三级中视频| 中文字幕高清不卡| 国产精品一级黄| 久久午夜电影网| 精品亚洲免费视频| 日韩一级精品视频在线观看| 香蕉影视欧美成人| 欧美巨大另类极品videosbest | 理论电影国产精品| 欧美人xxxx| 日韩中文字幕一区二区三区| 在线精品视频免费播放| 亚洲免费伊人电影| 色婷婷av一区二区三区软件| 成人欧美一区二区三区小说| 99视频一区二区| 亚洲人成在线观看一区二区| 99精品欧美一区二区三区小说| 国产精品嫩草99a| 99久久综合色| 亚洲色图在线播放| 91黄视频在线观看| 亚洲小说欧美激情另类| 欧美人牲a欧美精品| 水蜜桃久久夜色精品一区的特点| 欧美一区二区三区免费观看视频 | 一区二区三区四区高清精品免费观看 | 久久精品国产在热久久| 26uuu亚洲综合色欧美| 国产一区二区三区不卡在线观看| 久久久久久久久岛国免费| 国产99久久久久久免费看农村| 欧美高清一级片在线观看| av日韩在线网站| 一区二区三区资源| 欧美精品aⅴ在线视频| 久久精品国产99| 日本一区二区电影| 在线观看av一区二区| 日韩电影在线一区| 久久久午夜精品理论片中文字幕| 粉嫩av一区二区三区粉嫩 | 国产精品天天看| 色综合久久天天综合网| 无码av免费一区二区三区试看 | 久久老女人爱爱| 99久久精品国产导航| 亚洲成年人网站在线观看| 日韩欧美一卡二卡| 99久久综合精品|