亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ram_256.sim.rpt

?? 在Quartus中實現256的RAM
?? RPT
字號:
Simulator report for ram_256
Wed May 16 16:53:44 2007
Version 5.1 Build 176 10/26/2005 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Simulator Summary
  3. Simulator Settings
  4. Simulation Waveforms
  5. Coverage Summary
  6. Complete 1/0-Value Coverage
  7. Missing 1-Value Coverage
  8. Missing 0-Value Coverage
  9. Simulator INI Usage
 10. Simulator Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+--------------------------------------------+
; Simulator Summary                          ;
+-----------------------------+--------------+
; Type                        ; Value        ;
+-----------------------------+--------------+
; Simulation Start Time       ; 0 ps         ;
; Simulation End Time         ; 1.0 us       ;
; Simulation Netlist Size     ; 53 nodes     ;
; Simulation Coverage         ;      89.13 % ;
; Total Number of Transitions ; 3770         ;
; Family                      ; Cyclone      ;
+-----------------------------+--------------+


+----------------------------------------------------------------------------------------------+
; Simulator Settings                                                                           ;
+-----------------------------------------------------------------+------------+---------------+
; Option                                                          ; Setting    ; Default Value ;
+-----------------------------------------------------------------+------------+---------------+
; Simulation mode                                                 ; Functional ; Timing        ;
; Start time                                                      ; 0 ns       ; 0 ns          ;
; Add pins automatically to simulation output waveforms           ; On         ; On            ;
; Check outputs                                                   ; Off        ; Off           ;
; Report simulation coverage                                      ; On         ; On            ;
; Detect setup and hold time violations                           ; Off        ; Off           ;
; Detect glitches                                                 ; Off        ; Off           ;
; Automatically save/load simulation netlist                      ; Off        ; Off           ;
; Disable timing delays in Timing Simulation                      ; Off        ; Off           ;
; Generate Signal Activity File                                   ; Off        ; Off           ;
; Group bus channels in simulation results                        ; Off        ; Off           ;
; Preserve fewer signal transitions to reduce memory requirements ; On         ; On            ;
; Overwrite Waveform Inputs With Simulation Outputs               ; On         ;               ;
+-----------------------------------------------------------------+------------+---------------+


+----------------------+
; Simulation Waveforms ;
+----------------------+
Waveform report data cannot be output to ASCII.
Please use Quartus II to view the waveform report data.


+--------------------------------------------------------------------+
; Coverage Summary                                                   ;
+-----------------------------------------------------+--------------+
; Type                                                ; Value        ;
+-----------------------------------------------------+--------------+
; Total coverage as a percentage                      ;      89.13 % ;
; Total nodes checked                                 ; 53           ;
; Total output ports checked                          ; 46           ;
; Total output ports with complete 1/0-value coverage ; 41           ;
; Total output ports with no 1/0-value coverage       ; 2            ;
; Total output ports with no 1-value coverage         ; 3            ;
; Total output ports with no 0-value coverage         ; 4            ;
+-----------------------------------------------------+--------------+


The following table displays output ports that toggle between 1 and 0 during simulation.
+------------------------------------------------------------------+
; Complete 1/0-Value Coverage                                      ;
+-----------------------+-----------------------+------------------+
; Node Name             ; Output Port Name      ; Output Port Type ;
+-----------------------+-----------------------+------------------+
; |ram_256|process0~0   ; |ram_256|process0~0   ; out0             ;
; |ram_256|sram[0][6]   ; |ram_256|sram[0][6]   ; out              ;
; |ram_256|sram[0][5]   ; |ram_256|sram[0][5]   ; out              ;
; |ram_256|sram[0][4]   ; |ram_256|sram[0][4]   ; out              ;
; |ram_256|sram[0][3]   ; |ram_256|sram[0][3]   ; out              ;
; |ram_256|sram[0][2]   ; |ram_256|sram[0][2]   ; out              ;
; |ram_256|sram[0][1]   ; |ram_256|sram[0][1]   ; out              ;
; |ram_256|process1~0   ; |ram_256|process1~0   ; out0             ;
; |ram_256|data_out~0   ; |ram_256|data_out~0   ; out              ;
; |ram_256|data_out~1   ; |ram_256|data_out~1   ; out              ;
; |ram_256|data_out~2   ; |ram_256|data_out~2   ; out              ;
; |ram_256|data_out~3   ; |ram_256|data_out~3   ; out              ;
; |ram_256|data_out~4   ; |ram_256|data_out~4   ; out              ;
; |ram_256|data_out~5   ; |ram_256|data_out~5   ; out              ;
; |ram_256|data_out~6   ; |ram_256|data_out~6   ; out              ;
; |ram_256|data_out~7   ; |ram_256|data_out~7   ; out              ;
; |ram_256|we           ; |ram_256|we           ; out              ;
; |ram_256|oe           ; |ram_256|oe           ; out              ;
; |ram_256|adr[0]       ; |ram_256|adr[0]       ; out              ;
; |ram_256|data_in[0]   ; |ram_256|data_in[0]   ; out              ;
; |ram_256|data_in[1]   ; |ram_256|data_in[1]   ; out              ;
; |ram_256|data_in[2]   ; |ram_256|data_in[2]   ; out              ;
; |ram_256|data_in[3]   ; |ram_256|data_in[3]   ; out              ;
; |ram_256|data_in[4]   ; |ram_256|data_in[4]   ; out              ;
; |ram_256|data_in[5]   ; |ram_256|data_in[5]   ; out              ;
; |ram_256|data_out[0]  ; |ram_256|data_out[0]  ; pin_out          ;
; |ram_256|data_out[1]  ; |ram_256|data_out[1]  ; pin_out          ;
; |ram_256|data_out[2]  ; |ram_256|data_out[2]  ; pin_out          ;
; |ram_256|data_out[3]  ; |ram_256|data_out[3]  ; pin_out          ;
; |ram_256|data_out[4]  ; |ram_256|data_out[4]  ; pin_out          ;
; |ram_256|data_out[5]  ; |ram_256|data_out[5]  ; pin_out          ;
; |ram_256|data_out[6]  ; |ram_256|data_out[6]  ; pin_out          ;
; |ram_256|data_out[7]  ; |ram_256|data_out[7]  ; pin_out          ;
; |ram_256|sram[0][6]~0 ; |ram_256|sram[0][6]~0 ; out0             ;
; |ram_256|sram[0][5]~1 ; |ram_256|sram[0][5]~1 ; out0             ;
; |ram_256|sram[0][4]~2 ; |ram_256|sram[0][4]~2 ; out0             ;
; |ram_256|sram[0][3]~3 ; |ram_256|sram[0][3]~3 ; out0             ;
; |ram_256|sram[0][2]~4 ; |ram_256|sram[0][2]~4 ; out0             ;
; |ram_256|sram[0][1]~5 ; |ram_256|sram[0][1]~5 ; out0             ;
; |ram_256|sram[0][0]~6 ; |ram_256|sram[0][0]~6 ; out0             ;
; |ram_256|sram[0][7]~7 ; |ram_256|sram[0][7]~7 ; out0             ;
+-----------------------+-----------------------+------------------+


The following table displays output ports that do not toggle to 1 during simulation.
+--------------------------------------------------------------+
; Missing 1-Value Coverage                                     ;
+---------------------+---------------------+------------------+
; Node Name           ; Output Port Name    ; Output Port Type ;
+---------------------+---------------------+------------------+
; |ram_256|sram[0][0] ; |ram_256|sram[0][0] ; out              ;
; |ram_256|cs         ; |ram_256|cs         ; out              ;
; |ram_256|data_in[6] ; |ram_256|data_in[6] ; out              ;
+---------------------+---------------------+------------------+


The following table displays output ports that do not toggle to 0 during simulation.
+--------------------------------------------------------------+
; Missing 0-Value Coverage                                     ;
+---------------------+---------------------+------------------+
; Node Name           ; Output Port Name    ; Output Port Type ;
+---------------------+---------------------+------------------+
; |ram_256|sram[0][0] ; |ram_256|sram[0][0] ; out              ;
; |ram_256|sram[0][7] ; |ram_256|sram[0][7] ; out              ;
; |ram_256|cs         ; |ram_256|cs         ; out              ;
; |ram_256|data_in[7] ; |ram_256|data_in[7] ; out              ;
+---------------------+---------------------+------------------+


+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage      ;
+--------+------------+


+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
    Info: Version 5.1 Build 176 10/26/2005 SJ Full Version
    Info: Processing started: Wed May 16 16:53:43 2007
Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off ram_256 -c ram_256
Info: Overwriting simulation input file with simulation results
Info: Option to preserve fewer signal transitions to reduce memory requirements is enabled
    Info: Simulation has been partitioned into sub-simulations according to the maximum transition count determined by the engine. Transitions from memory will be flushed out to disk at the end of each sub-simulation to reduce memory requirements.
Warning: Found clock-sensitive change during active clock edge at time 20.0 ns on register "|ram_256|sram[0][1]"
Warning: Found clock-sensitive change during active clock edge at time 20.0 ns on register "|ram_256|sram[0][0]"
Warning: Found clock-sensitive change during active clock edge at time 40.0 ns on register "|ram_256|sram[0][2]"
Warning: Found clock-sensitive change during active clock edge at time 80.0 ns on register "|ram_256|sram[0][3]"
Warning: Found clock-sensitive change during active clock edge at time 160.0 ns on register "|ram_256|sram[0][4]"
Warning: Found clock-sensitive change during active clock edge at time 320.0 ns on register "|ram_256|sram[0][5]"
Warning: Found clock-sensitive change during active clock edge at time 640.0 ns on register "|ram_256|sram[0][6]"
Warning: Found clock-sensitive change during active clock edge at time 640.0 ns on register "|ram_256|sram[0][7]"
Info: Simulation partitioned into 1 sub-simulations
Info: Simulation coverage is      89.13 %
Info: Number of transitions in simulation is 3770
Info: Quartus II Simulator was successful. 0 errors, 8 warnings
    Info: Processing ended: Wed May 16 16:53:44 2007
    Info: Elapsed time: 00:00:01


?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲观看高清完整版在线观看| 日本不卡中文字幕| 欧美日韩国产高清一区二区三区| 免费在线观看一区二区三区| 国产网站一区二区| 欧美日本精品一区二区三区| eeuss影院一区二区三区| 青青国产91久久久久久| 亚洲男女一区二区三区| 久久综合久色欧美综合狠狠| 欧美日韩视频在线第一区| 不卡一区二区在线| 黄一区二区三区| 天天综合网天天综合色| 一区二区在线观看av| 国产午夜精品理论片a级大结局 | 国产精品一区二区在线观看不卡| 中文字幕亚洲电影| 国产午夜精品一区二区三区四区| 91精品国产综合久久精品麻豆 | 爽好久久久欧美精品| 成人免费在线视频观看| 国产亚洲欧美一级| 日韩欧美精品三级| 欧美日韩大陆在线| 色婷婷久久久久swag精品| 粉嫩av亚洲一区二区图片| 久久精品国产99久久6| 亚洲成精国产精品女| 亚洲激情图片qvod| 亚洲三级免费电影| 中文字幕制服丝袜成人av| 26uuu国产日韩综合| 日韩欧美另类在线| 日韩欧美不卡一区| 日韩欧美三级在线| 精品国一区二区三区| 日韩欧美一卡二卡| 欧美大黄免费观看| 精品国产一区a| 精品粉嫩aⅴ一区二区三区四区| 欧美一区二区视频在线观看2022 | 欧美高清视频不卡网| 欧美日韩中文另类| 精品视频一区二区三区免费| 欧洲一区二区三区免费视频| 91成人在线观看喷潮| 91豆麻精品91久久久久久| 色一情一伦一子一伦一区| 色综合久久中文字幕| 91久久精品午夜一区二区| 91色.com| 欧美日韩中文字幕一区二区| 7777精品伊人久久久大香线蕉完整版 | 狂野欧美性猛交blacked| 三级一区在线视频先锋| 三级亚洲高清视频| 久久精品国产秦先生| 精品亚洲国内自在自线福利| 国产在线视频不卡二| 高清av一区二区| 97se亚洲国产综合自在线观| 色8久久精品久久久久久蜜| 欧美日韩综合色| 日韩免费一区二区| 国产欧美日韩在线看| 自拍视频在线观看一区二区| 亚洲一区二区精品久久av| 日本亚洲三级在线| 国产精品系列在线播放| 91色porny| 欧美一区二区视频在线观看2022| 精品福利二区三区| 亚洲天堂福利av| 秋霞国产午夜精品免费视频| 国产91精品在线观看| 色综合咪咪久久| 欧美一区二区在线播放| 国产日产欧美一区二区三区| 亚洲一区二区欧美| 极品瑜伽女神91| 色哟哟一区二区在线观看| 日韩一区和二区| 国产精品三级av| 香蕉成人啪国产精品视频综合网| 国产一区二区三区黄视频| 91片在线免费观看| 精品国产一区久久| 一区二区三区四区蜜桃| 国精产品一区一区三区mba视频 | 国产乱子伦视频一区二区三区 | 国产欧美日韩综合| 亚洲国产aⅴ天堂久久| 国产精品亚洲第一| 欧美日韩国产综合一区二区三区| 久久精品人人做| 五月天中文字幕一区二区| 精品一区二区三区免费毛片爱| 99精品欧美一区二区三区小说 | 国产伦精品一区二区三区在线观看| 91网页版在线| 精品免费日韩av| 午夜影院在线观看欧美| a级精品国产片在线观看| 欧美一二三区在线| 亚洲综合免费观看高清完整版| 国产精品一线二线三线精华| 欧美久久久久久久久中文字幕| 国产精品久久免费看| 久久精品国产一区二区三| 色婷婷综合久久久久中文 | 国产精品女主播av| 久久精品免费看| 欧美日韩精品系列| 一区二区三区精品视频| 成人v精品蜜桃久久一区| 欧美成人bangbros| 视频一区国产视频| 欧美日韩国产首页| 一区二区三区免费网站| 成人精品视频一区| 久久蜜桃香蕉精品一区二区三区| 男人操女人的视频在线观看欧美| 欧美性大战久久久久久久蜜臀| 国产精品视频线看| 国产精品一区二区久久精品爱涩| 日韩色视频在线观看| 日韩精品亚洲一区二区三区免费| 欧美色欧美亚洲另类二区| 亚洲一二三级电影| 欧美性受极品xxxx喷水| 亚洲免费资源在线播放| 不卡av免费在线观看| 国产精品久久久爽爽爽麻豆色哟哟 | 日本成人在线电影网| 51久久夜色精品国产麻豆| 五月天视频一区| 欧美日韩国产精品成人| 三级在线观看一区二区| 欧美高清视频在线高清观看mv色露露十八 | 国产在线视频不卡二| 精品动漫一区二区三区在线观看| 麻豆国产欧美日韩综合精品二区 | 精品一区精品二区高清| 欧美一级二级在线观看| 麻豆一区二区99久久久久| 精品伦理精品一区| 国产乱一区二区| 国产精品国产三级国产aⅴ原创| 成人av电影在线网| 亚洲欧洲99久久| 欧美在线免费观看亚洲| 丝袜国产日韩另类美女| 日韩三级免费观看| 国产麻豆一精品一av一免费| 欧美高清在线一区| 91蜜桃免费观看视频| 亚洲自拍欧美精品| 91精品婷婷国产综合久久竹菊| 精品一区二区三区的国产在线播放| 久久久午夜电影| 91蝌蚪porny九色| 亚洲高清视频的网址| 91精品国产91久久综合桃花 | 亚洲免费在线观看视频| 欧美日韩卡一卡二| 精品一区二区三区在线播放视频| 国产午夜亚洲精品午夜鲁丝片| 93久久精品日日躁夜夜躁欧美| 亚洲午夜一区二区三区| 精品国产在天天线2019| av中文字幕在线不卡| 午夜精品福利在线| 久久精品一区二区三区不卡| 一本到高清视频免费精品| 日韩综合在线视频| 日本一区二区高清| 欧美日韩综合在线| 国产一区在线精品| 一区二区三区久久| 2020国产精品| 欧美伊人久久大香线蕉综合69 | av资源站一区| 日本最新不卡在线| 国产精品国产三级国产a| 欧美精品一二三四| proumb性欧美在线观看| 人禽交欧美网站| 亚洲日本在线看| 精品福利av导航| 欧美色老头old∨ideo| 粉嫩绯色av一区二区在线观看| 亚洲午夜电影在线观看| 久久久久久久久久电影| 欧美三区在线视频| 99久久免费精品| 国内精品国产成人| 亚洲va欧美va天堂v国产综合| 欧美激情一区三区| 欧美一区二区三区思思人|