亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? box.map.eqn

?? 正弦波 發生器,VHDL的應用和處理,可以產生任意波形
?? EQN
?? 第 1 頁 / 共 5 頁
字號:
-- Copyright (C) 1991-2006 Altera Corporation
-- Your use of Altera Corporation's design tools, logic functions 
-- and other software and tools, and its AMPP partner logic 
-- functions, and any output files any of the foregoing 
-- (including device programming or simulation files), and any 
-- associated documentation or information are expressly subject 
-- to the terms and conditions of the Altera Program License 
-- Subscription Agreement, Altera MegaCore Function License 
-- Agreement, or other applicable license agreement, including, 
-- without limitation, that your use is for the sole purpose of 
-- programming logic devices manufactured by Altera and sold by 
-- Altera or its authorized distributors.  Please refer to the 
-- applicable agreement for further details.
--LB1_q_a[0] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[0]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[0]_PORT_A_data_in = VCC;
LB1_q_a[0]_PORT_A_data_in_reg = DFFE(LB1_q_a[0]_PORT_A_data_in, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_data_in = MB1_ram_rom_data_reg[0];
LB1_q_a[0]_PORT_B_data_in_reg = DFFE(LB1_q_a[0]_PORT_B_data_in, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[0]_PORT_A_address_reg = DFFE(LB1_q_a[0]_PORT_A_address, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[0]_PORT_B_address_reg = DFFE(LB1_q_a[0]_PORT_B_address, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_PORT_A_write_enable = GND;
LB1_q_a[0]_PORT_A_write_enable_reg = DFFE(LB1_q_a[0]_PORT_A_write_enable, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_write_enable = MB1L2;
LB1_q_a[0]_PORT_B_write_enable_reg = DFFE(LB1_q_a[0]_PORT_B_write_enable, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_clock_0 = NB1__clk0;
LB1_q_a[0]_clock_1 = A1L5;
LB1_q_a[0]_PORT_A_data_out = MEMORY(LB1_q_a[0]_PORT_A_data_in_reg, LB1_q_a[0]_PORT_B_data_in_reg, LB1_q_a[0]_PORT_A_address_reg, LB1_q_a[0]_PORT_B_address_reg, LB1_q_a[0]_PORT_A_write_enable_reg, LB1_q_a[0]_PORT_B_write_enable_reg, , , LB1_q_a[0]_clock_0, LB1_q_a[0]_clock_1, , , , );
LB1_q_a[0] = LB1_q_a[0]_PORT_A_data_out[0];

--LB1_q_b[0] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[0]
LB1_q_b[0]_PORT_A_data_in = VCC;
LB1_q_b[0]_PORT_A_data_in_reg = DFFE(LB1_q_b[0]_PORT_A_data_in, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_data_in = MB1_ram_rom_data_reg[0];
LB1_q_b[0]_PORT_B_data_in_reg = DFFE(LB1_q_b[0]_PORT_B_data_in, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[0]_PORT_A_address_reg = DFFE(LB1_q_b[0]_PORT_A_address, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[0]_PORT_B_address_reg = DFFE(LB1_q_b[0]_PORT_B_address, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_PORT_A_write_enable = GND;
LB1_q_b[0]_PORT_A_write_enable_reg = DFFE(LB1_q_b[0]_PORT_A_write_enable, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_write_enable = MB1L2;
LB1_q_b[0]_PORT_B_write_enable_reg = DFFE(LB1_q_b[0]_PORT_B_write_enable, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_clock_0 = NB1__clk0;
LB1_q_b[0]_clock_1 = A1L5;
LB1_q_b[0]_PORT_B_data_out = MEMORY(LB1_q_b[0]_PORT_A_data_in_reg, LB1_q_b[0]_PORT_B_data_in_reg, LB1_q_b[0]_PORT_A_address_reg, LB1_q_b[0]_PORT_B_address_reg, LB1_q_b[0]_PORT_A_write_enable_reg, LB1_q_b[0]_PORT_B_write_enable_reg, , , LB1_q_b[0]_clock_0, LB1_q_b[0]_clock_1, , , , );
LB1_q_b[0] = LB1_q_b[0]_PORT_B_data_out[0];


--LB1_q_a[1] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[1]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[1]_PORT_A_data_in = VCC;
LB1_q_a[1]_PORT_A_data_in_reg = DFFE(LB1_q_a[1]_PORT_A_data_in, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_data_in = MB1_ram_rom_data_reg[1];
LB1_q_a[1]_PORT_B_data_in_reg = DFFE(LB1_q_a[1]_PORT_B_data_in, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[1]_PORT_A_address_reg = DFFE(LB1_q_a[1]_PORT_A_address, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[1]_PORT_B_address_reg = DFFE(LB1_q_a[1]_PORT_B_address, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_PORT_A_write_enable = GND;
LB1_q_a[1]_PORT_A_write_enable_reg = DFFE(LB1_q_a[1]_PORT_A_write_enable, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_write_enable = MB1L2;
LB1_q_a[1]_PORT_B_write_enable_reg = DFFE(LB1_q_a[1]_PORT_B_write_enable, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_clock_0 = NB1__clk0;
LB1_q_a[1]_clock_1 = A1L5;
LB1_q_a[1]_PORT_A_data_out = MEMORY(LB1_q_a[1]_PORT_A_data_in_reg, LB1_q_a[1]_PORT_B_data_in_reg, LB1_q_a[1]_PORT_A_address_reg, LB1_q_a[1]_PORT_B_address_reg, LB1_q_a[1]_PORT_A_write_enable_reg, LB1_q_a[1]_PORT_B_write_enable_reg, , , LB1_q_a[1]_clock_0, LB1_q_a[1]_clock_1, , , , );
LB1_q_a[1] = LB1_q_a[1]_PORT_A_data_out[0];

--LB1_q_b[1] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[1]
LB1_q_b[1]_PORT_A_data_in = VCC;
LB1_q_b[1]_PORT_A_data_in_reg = DFFE(LB1_q_b[1]_PORT_A_data_in, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_data_in = MB1_ram_rom_data_reg[1];
LB1_q_b[1]_PORT_B_data_in_reg = DFFE(LB1_q_b[1]_PORT_B_data_in, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[1]_PORT_A_address_reg = DFFE(LB1_q_b[1]_PORT_A_address, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[1]_PORT_B_address_reg = DFFE(LB1_q_b[1]_PORT_B_address, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_PORT_A_write_enable = GND;
LB1_q_b[1]_PORT_A_write_enable_reg = DFFE(LB1_q_b[1]_PORT_A_write_enable, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_write_enable = MB1L2;
LB1_q_b[1]_PORT_B_write_enable_reg = DFFE(LB1_q_b[1]_PORT_B_write_enable, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_clock_0 = NB1__clk0;
LB1_q_b[1]_clock_1 = A1L5;
LB1_q_b[1]_PORT_B_data_out = MEMORY(LB1_q_b[1]_PORT_A_data_in_reg, LB1_q_b[1]_PORT_B_data_in_reg, LB1_q_b[1]_PORT_A_address_reg, LB1_q_b[1]_PORT_B_address_reg, LB1_q_b[1]_PORT_A_write_enable_reg, LB1_q_b[1]_PORT_B_write_enable_reg, , , LB1_q_b[1]_clock_0, LB1_q_b[1]_clock_1, , , , );
LB1_q_b[1] = LB1_q_b[1]_PORT_B_data_out[0];


--LB1_q_a[2] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[2]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[2]_PORT_A_data_in = VCC;
LB1_q_a[2]_PORT_A_data_in_reg = DFFE(LB1_q_a[2]_PORT_A_data_in, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_data_in = MB1_ram_rom_data_reg[2];
LB1_q_a[2]_PORT_B_data_in_reg = DFFE(LB1_q_a[2]_PORT_B_data_in, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[2]_PORT_A_address_reg = DFFE(LB1_q_a[2]_PORT_A_address, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[2]_PORT_B_address_reg = DFFE(LB1_q_a[2]_PORT_B_address, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_PORT_A_write_enable = GND;
LB1_q_a[2]_PORT_A_write_enable_reg = DFFE(LB1_q_a[2]_PORT_A_write_enable, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_write_enable = MB1L2;
LB1_q_a[2]_PORT_B_write_enable_reg = DFFE(LB1_q_a[2]_PORT_B_write_enable, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_clock_0 = NB1__clk0;
LB1_q_a[2]_clock_1 = A1L5;
LB1_q_a[2]_PORT_A_data_out = MEMORY(LB1_q_a[2]_PORT_A_data_in_reg, LB1_q_a[2]_PORT_B_data_in_reg, LB1_q_a[2]_PORT_A_address_reg, LB1_q_a[2]_PORT_B_address_reg, LB1_q_a[2]_PORT_A_write_enable_reg, LB1_q_a[2]_PORT_B_write_enable_reg, , , LB1_q_a[2]_clock_0, LB1_q_a[2]_clock_1, , , , );
LB1_q_a[2] = LB1_q_a[2]_PORT_A_data_out[0];

--LB1_q_b[2] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[2]
LB1_q_b[2]_PORT_A_data_in = VCC;
LB1_q_b[2]_PORT_A_data_in_reg = DFFE(LB1_q_b[2]_PORT_A_data_in, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_data_in = MB1_ram_rom_data_reg[2];
LB1_q_b[2]_PORT_B_data_in_reg = DFFE(LB1_q_b[2]_PORT_B_data_in, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[2]_PORT_A_address_reg = DFFE(LB1_q_b[2]_PORT_A_address, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[2]_PORT_B_address_reg = DFFE(LB1_q_b[2]_PORT_B_address, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_PORT_A_write_enable = GND;
LB1_q_b[2]_PORT_A_write_enable_reg = DFFE(LB1_q_b[2]_PORT_A_write_enable, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_write_enable = MB1L2;
LB1_q_b[2]_PORT_B_write_enable_reg = DFFE(LB1_q_b[2]_PORT_B_write_enable, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_clock_0 = NB1__clk0;
LB1_q_b[2]_clock_1 = A1L5;
LB1_q_b[2]_PORT_B_data_out = MEMORY(LB1_q_b[2]_PORT_A_data_in_reg, LB1_q_b[2]_PORT_B_data_in_reg, LB1_q_b[2]_PORT_A_address_reg, LB1_q_b[2]_PORT_B_address_reg, LB1_q_b[2]_PORT_A_write_enable_reg, LB1_q_b[2]_PORT_B_write_enable_reg, , , LB1_q_b[2]_clock_0, LB1_q_b[2]_clock_1, , , , );
LB1_q_b[2] = LB1_q_b[2]_PORT_B_data_out[0];


--LB1_q_a[3] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[3]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[3]_PORT_A_data_in = VCC;
LB1_q_a[3]_PORT_A_data_in_reg = DFFE(LB1_q_a[3]_PORT_A_data_in, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_data_in = MB1_ram_rom_data_reg[3];
LB1_q_a[3]_PORT_B_data_in_reg = DFFE(LB1_q_a[3]_PORT_B_data_in, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[3]_PORT_A_address_reg = DFFE(LB1_q_a[3]_PORT_A_address, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[3]_PORT_B_address_reg = DFFE(LB1_q_a[3]_PORT_B_address, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_PORT_A_write_enable = GND;
LB1_q_a[3]_PORT_A_write_enable_reg = DFFE(LB1_q_a[3]_PORT_A_write_enable, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_write_enable = MB1L2;
LB1_q_a[3]_PORT_B_write_enable_reg = DFFE(LB1_q_a[3]_PORT_B_write_enable, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_clock_0 = NB1__clk0;
LB1_q_a[3]_clock_1 = A1L5;
LB1_q_a[3]_PORT_A_data_out = MEMORY(LB1_q_a[3]_PORT_A_data_in_reg, LB1_q_a[3]_PORT_B_data_in_reg, LB1_q_a[3]_PORT_A_address_reg, LB1_q_a[3]_PORT_B_address_reg, LB1_q_a[3]_PORT_A_write_enable_reg, LB1_q_a[3]_PORT_B_write_enable_reg, , , LB1_q_a[3]_clock_0, LB1_q_a[3]_clock_1, , , , );
LB1_q_a[3] = LB1_q_a[3]_PORT_A_data_out[0];

--LB1_q_b[3] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[3]
LB1_q_b[3]_PORT_A_data_in = VCC;
LB1_q_b[3]_PORT_A_data_in_reg = DFFE(LB1_q_b[3]_PORT_A_data_in, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_data_in = MB1_ram_rom_data_reg[3];
LB1_q_b[3]_PORT_B_data_in_reg = DFFE(LB1_q_b[3]_PORT_B_data_in, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[3]_PORT_A_address_reg = DFFE(LB1_q_b[3]_PORT_A_address, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[3]_PORT_B_address_reg = DFFE(LB1_q_b[3]_PORT_B_address, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_PORT_A_write_enable = GND;
LB1_q_b[3]_PORT_A_write_enable_reg = DFFE(LB1_q_b[3]_PORT_A_write_enable, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_write_enable = MB1L2;
LB1_q_b[3]_PORT_B_write_enable_reg = DFFE(LB1_q_b[3]_PORT_B_write_enable, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_clock_0 = NB1__clk0;
LB1_q_b[3]_clock_1 = A1L5;
LB1_q_b[3]_PORT_B_data_out = MEMORY(LB1_q_b[3]_PORT_A_data_in_reg, LB1_q_b[3]_PORT_B_data_in_reg, LB1_q_b[3]_PORT_A_address_reg, LB1_q_b[3]_PORT_B_address_reg, LB1_q_b[3]_PORT_A_write_enable_reg, LB1_q_b[3]_PORT_B_write_enable_reg, , , LB1_q_b[3]_clock_0, LB1_q_b[3]_clock_1, , , , );
LB1_q_b[3] = LB1_q_b[3]_PORT_B_data_out[0];


--LB1_q_a[4] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[4]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[4]_PORT_A_data_in = VCC;
LB1_q_a[4]_PORT_A_data_in_reg = DFFE(LB1_q_a[4]_PORT_A_data_in, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_data_in = MB1_ram_rom_data_reg[4];
LB1_q_a[4]_PORT_B_data_in_reg = DFFE(LB1_q_a[4]_PORT_B_data_in, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[4]_PORT_A_address_reg = DFFE(LB1_q_a[4]_PORT_A_address, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[4]_PORT_B_address_reg = DFFE(LB1_q_a[4]_PORT_B_address, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_PORT_A_write_enable = GND;
LB1_q_a[4]_PORT_A_write_enable_reg = DFFE(LB1_q_a[4]_PORT_A_write_enable, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_write_enable = MB1L2;
LB1_q_a[4]_PORT_B_write_enable_reg = DFFE(LB1_q_a[4]_PORT_B_write_enable, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_clock_0 = NB1__clk0;
LB1_q_a[4]_clock_1 = A1L5;
LB1_q_a[4]_PORT_A_data_out = MEMORY(LB1_q_a[4]_PORT_A_data_in_reg, LB1_q_a[4]_PORT_B_data_in_reg, LB1_q_a[4]_PORT_A_address_reg, LB1_q_a[4]_PORT_B_address_reg, LB1_q_a[4]_PORT_A_write_enable_reg, LB1_q_a[4]_PORT_B_write_enable_reg, , , LB1_q_a[4]_clock_0, LB1_q_a[4]_clock_1, , , , );
LB1_q_a[4] = LB1_q_a[4]_PORT_A_data_out[0];

--LB1_q_b[4] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[4]
LB1_q_b[4]_PORT_A_data_in = VCC;
LB1_q_b[4]_PORT_A_data_in_reg = DFFE(LB1_q_b[4]_PORT_A_data_in, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_data_in = MB1_ram_rom_data_reg[4];
LB1_q_b[4]_PORT_B_data_in_reg = DFFE(LB1_q_b[4]_PORT_B_data_in, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[4]_PORT_A_address_reg = DFFE(LB1_q_b[4]_PORT_A_address, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[4]_PORT_B_address_reg = DFFE(LB1_q_b[4]_PORT_B_address, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_PORT_A_write_enable = GND;
LB1_q_b[4]_PORT_A_write_enable_reg = DFFE(LB1_q_b[4]_PORT_A_write_enable, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_write_enable = MB1L2;
LB1_q_b[4]_PORT_B_write_enable_reg = DFFE(LB1_q_b[4]_PORT_B_write_enable, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_clock_0 = NB1__clk0;
LB1_q_b[4]_clock_1 = A1L5;
LB1_q_b[4]_PORT_B_data_out = MEMORY(LB1_q_b[4]_PORT_A_data_in_reg, LB1_q_b[4]_PORT_B_data_in_reg, LB1_q_b[4]_PORT_A_address_reg, LB1_q_b[4]_PORT_B_address_reg, LB1_q_b[4]_PORT_A_write_enable_reg, LB1_q_b[4]_PORT_B_write_enable_reg, , , LB1_q_b[4]_clock_0, LB1_q_b[4]_clock_1, , , , );
LB1_q_b[4] = LB1_q_b[4]_PORT_B_data_out[0];


--LB1_q_a[5] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[5]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[5]_PORT_A_data_in = VCC;
LB1_q_a[5]_PORT_A_data_in_reg = DFFE(LB1_q_a[5]_PORT_A_data_in, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_data_in = MB1_ram_rom_data_reg[5];
LB1_q_a[5]_PORT_B_data_in_reg = DFFE(LB1_q_a[5]_PORT_B_data_in, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[5]_PORT_A_address_reg = DFFE(LB1_q_a[5]_PORT_A_address, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[5]_PORT_B_address_reg = DFFE(LB1_q_a[5]_PORT_B_address, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_PORT_A_write_enable = GND;
LB1_q_a[5]_PORT_A_write_enable_reg = DFFE(LB1_q_a[5]_PORT_A_write_enable, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_write_enable = MB1L2;
LB1_q_a[5]_PORT_B_write_enable_reg = DFFE(LB1_q_a[5]_PORT_B_write_enable, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_clock_0 = NB1__clk0;
LB1_q_a[5]_clock_1 = A1L5;
LB1_q_a[5]_PORT_A_data_out = MEMORY(LB1_q_a[5]_PORT_A_data_in_reg, LB1_q_a[5]_PORT_B_data_in_reg, LB1_q_a[5]_PORT_A_address_reg, LB1_q_a[5]_PORT_B_address_reg, LB1_q_a[5]_PORT_A_write_enable_reg, LB1_q_a[5]_PORT_B_write_enable_reg, , , LB1_q_a[5]_clock_0, LB1_q_a[5]_clock_1, , , , );
LB1_q_a[5] = LB1_q_a[5]_PORT_A_data_out[0];

--LB1_q_b[5] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[5]
LB1_q_b[5]_PORT_A_data_in = VCC;
LB1_q_b[5]_PORT_A_data_in_reg = DFFE(LB1_q_b[5]_PORT_A_data_in, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_data_in = MB1_ram_rom_data_reg[5];
LB1_q_b[5]_PORT_B_data_in_reg = DFFE(LB1_q_b[5]_PORT_B_data_in, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[5]_PORT_A_address_reg = DFFE(LB1_q_b[5]_PORT_A_address, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[5]_PORT_B_address_reg = DFFE(LB1_q_b[5]_PORT_B_address, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_PORT_A_write_enable = GND;
LB1_q_b[5]_PORT_A_write_enable_reg = DFFE(LB1_q_b[5]_PORT_A_write_enable, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_write_enable = MB1L2;
LB1_q_b[5]_PORT_B_write_enable_reg = DFFE(LB1_q_b[5]_PORT_B_write_enable, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_clock_0 = NB1__clk0;
LB1_q_b[5]_clock_1 = A1L5;
LB1_q_b[5]_PORT_B_data_out = MEMORY(LB1_q_b[5]_PORT_A_data_in_reg, LB1_q_b[5]_PORT_B_data_in_reg, LB1_q_b[5]_PORT_A_address_reg, LB1_q_b[5]_PORT_B_address_reg, LB1_q_b[5]_PORT_A_write_enable_reg, LB1_q_b[5]_PORT_B_write_enable_reg, , , LB1_q_b[5]_clock_0, LB1_q_b[5]_clock_1, , , , );
LB1_q_b[5] = LB1_q_b[5]_PORT_B_data_out[0];


--LB1_q_a[6] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[6]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[6]_PORT_A_data_in = VCC;
LB1_q_a[6]_PORT_A_data_in_reg = DFFE(LB1_q_a[6]_PORT_A_data_in, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_data_in = MB1_ram_rom_data_reg[6];
LB1_q_a[6]_PORT_B_data_in_reg = DFFE(LB1_q_a[6]_PORT_B_data_in, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[6]_PORT_A_address_reg = DFFE(LB1_q_a[6]_PORT_A_address, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[6]_PORT_B_address_reg = DFFE(LB1_q_a[6]_PORT_B_address, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_PORT_A_write_enable = GND;
LB1_q_a[6]_PORT_A_write_enable_reg = DFFE(LB1_q_a[6]_PORT_A_write_enable, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_write_enable = MB1L2;
LB1_q_a[6]_PORT_B_write_enable_reg = DFFE(LB1_q_a[6]_PORT_B_write_enable, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_clock_0 = NB1__clk0;
LB1_q_a[6]_clock_1 = A1L5;
LB1_q_a[6]_PORT_A_data_out = MEMORY(LB1_q_a[6]_PORT_A_data_in_reg, LB1_q_a[6]_PORT_B_data_in_reg, LB1_q_a[6]_PORT_A_address_reg, LB1_q_a[6]_PORT_B_address_reg, LB1_q_a[6]_PORT_A_write_enable_reg, LB1_q_a[6]_PORT_B_write_enable_reg, , , LB1_q_a[6]_clock_0, LB1_q_a[6]_clock_1, , , , );
LB1_q_a[6] = LB1_q_a[6]_PORT_A_data_out[0];

--LB1_q_b[6] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[6]

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美亚洲一区二区| 久久一夜天堂av一区二区三区| 午夜精品成人在线视频| 久久久精品天堂| 欧美人狂配大交3d怪物一区| 成人手机电影网| 另类专区欧美蜜桃臀第一页| 亚洲综合色噜噜狠狠| 欧美国产成人精品| 日韩亚洲欧美成人一区| 99天天综合性| 国产成人免费视频网站 | 91精品久久久久久蜜臀| 99视频在线观看一区三区| 韩国在线一区二区| 奇米亚洲午夜久久精品| 亚洲妇女屁股眼交7| 日韩理论片在线| 中文欧美字幕免费| 国产欧美综合在线观看第十页| 日韩一区二区在线观看视频| 欧美三级视频在线播放| 91美女在线观看| 91一区一区三区| 波多野结衣精品在线| 成人午夜看片网址| 国产精品一区二区黑丝| 国产一区不卡在线| 国产综合久久久久久久久久久久| 免费在线观看视频一区| 日韩精品亚洲专区| 午夜av区久久| 日韩精品成人一区二区在线| 天天操天天干天天综合网| 五月综合激情婷婷六月色窝| 午夜精品久久久久久久| 午夜精品福利在线| 日韩综合小视频| 青青草国产精品97视觉盛宴| 石原莉奈在线亚洲三区| 亚洲超丰满肉感bbw| 日韩中文欧美在线| 蜜桃视频第一区免费观看| 免费成人在线观看| 黄色日韩网站视频| 国产福利一区二区三区在线视频| 国产成人精品影院| 粗大黑人巨茎大战欧美成人| 成人黄色av电影| 91网站黄www| 欧美在线免费观看亚洲| 欧美美女黄视频| 欧美一区日韩一区| www激情久久| 国产精品免费网站在线观看| 中文字幕亚洲综合久久菠萝蜜| 自拍偷在线精品自拍偷无码专区| 亚洲视频网在线直播| 亚洲综合男人的天堂| 青青青爽久久午夜综合久久午夜| 精品午夜一区二区三区在线观看| 欧美一区二区精美| 久久久久久久久97黄色工厂| 国产精品久久久久影院色老大| 亚洲免费av高清| 午夜精品福利一区二区三区av| 麻豆中文一区二区| 成人三级伦理片| 欧美在线观看你懂的| 日韩欧美的一区二区| 国产精品日韩精品欧美在线| 亚洲综合男人的天堂| 久久99在线观看| 色综合色狠狠天天综合色| 7777精品伊人久久久大香线蕉经典版下载 | 在线一区二区三区四区五区| 欧美精品黑人性xxxx| 久久精品日产第一区二区三区高清版| 国产精品传媒入口麻豆| 日韩国产欧美在线播放| 国产99久久久国产精品潘金网站| 色婷婷亚洲综合| 久久久精品综合| 天堂久久一区二区三区| 成人不卡免费av| 欧美va亚洲va国产综合| 最新热久久免费视频| 麻豆国产精品777777在线| av在线播放不卡| 精品美女在线观看| 一区二区三区在线播| 国产成人a级片| 777午夜精品免费视频| 中文字幕一区二区三区色视频| 日韩精品免费视频人成| 91亚洲永久精品| 欧美精品一区二区三区在线| 亚洲成a人v欧美综合天堂下载| 国产成人精品www牛牛影视| 51午夜精品国产| 亚洲情趣在线观看| 顶级嫩模精品视频在线看| 日韩午夜电影av| 亚洲午夜精品一区二区三区他趣| 国产91精品一区二区| 精品国产免费一区二区三区四区| 亚洲曰韩产成在线| 99久久综合国产精品| 欧美精品一区二| 免费在线成人网| 欧美日韩视频在线第一区| 国产精品美女视频| 国产精品一区免费视频| 欧美大黄免费观看| 奇米在线7777在线精品| 欧美日韩国产中文| 亚洲一二三四在线观看| 色综合久久久久网| 国产精品高潮呻吟| 成人激情校园春色| 国产亚洲欧美日韩俺去了| 欧美日韩一区国产| 一区二区三区在线观看视频| 成人永久免费视频| 国产精品你懂的在线欣赏| 国产成人免费视频网站高清观看视频| 精品蜜桃在线看| 黄一区二区三区| 久久影院午夜片一区| 国内成人自拍视频| 2014亚洲片线观看视频免费| 国产在线日韩欧美| 久久美女艺术照精彩视频福利播放| 久久精品久久精品| 精品盗摄一区二区三区| 蜜臀av性久久久久av蜜臀妖精| 欧美日韩精品一区二区三区四区 | 丝袜诱惑制服诱惑色一区在线观看 | 亚洲日韩欧美一区二区在线| 不卡av电影在线播放| 国产精品色哟哟网站| 91啪亚洲精品| 亚洲制服欧美中文字幕中文字幕| 欧美视频在线播放| 日韩精品高清不卡| 亚洲精品一区二区三区福利| 国产一区二区在线观看免费| 国产日产精品一区| 99久久久久久99| 亚洲一区影音先锋| 日韩欧美在线影院| 国产一区二区三区免费看| 国产女同性恋一区二区| 波多野结衣在线一区| 一区二区三区中文字幕| 欧美日韩国产天堂| 精品一区二区免费在线观看| 欧美国产日韩一二三区| 91亚洲男人天堂| 亚洲无人区一区| 欧美大胆人体bbbb| hitomi一区二区三区精品| 亚洲自拍偷拍图区| 精品国产欧美一区二区| 北条麻妃国产九九精品视频| 亚洲大片精品永久免费| 欧美精品一区二区三区在线 | 久久蜜桃香蕉精品一区二区三区| 国产不卡视频在线播放| 亚洲男同性视频| 日韩视频在线一区二区| 国产成人啪免费观看软件| 亚洲一区二区三区四区在线免费观看| 91精品国产综合久久久久久漫画 | 韩日av一区二区| 亚洲人快播电影网| 91麻豆精品91久久久久同性| 国产精品一区二区三区99| 亚洲一二三区在线观看| 久久综合久久综合九色| 91国内精品野花午夜精品| 精品夜夜嗨av一区二区三区| 亚洲精品五月天| 欧美成人女星排名| 91国产丝袜在线播放| 精品制服美女丁香| 亚洲综合免费观看高清完整版| 久久视频一区二区| 精品视频123区在线观看| 丁香亚洲综合激情啪啪综合| 日韩精品一二三四| 亚洲欧美国产三级| 久久噜噜亚洲综合| 5月丁香婷婷综合| 99re热视频精品| 国产一区二区三区综合| 午夜精品久久久久久久| 亚洲精品一卡二卡| 欧美高清在线精品一区| 日韩视频免费观看高清在线视频|