亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sramcontroller.rpt

?? SRAM_controller,資源多多共享,不亦樂乎!
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Information e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/21/2007 16:54:21

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SRAMCONTROLLER


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

sramcontroller
      EPF10K10LC84-4       17     30     0    0         0  %    62       10 %

User Pins:                 17     30     0  



Project Information e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt

** FILE HIERARCHY **



|lpm_add_sub:128|
|lpm_add_sub:128|addcore:adder|
|lpm_add_sub:128|altshift:result_ext_latency_ffs|
|lpm_add_sub:128|altshift:carry_ext_latency_ffs|
|lpm_add_sub:128|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:613|
|lpm_add_sub:613|addcore:adder|
|lpm_add_sub:613|altshift:result_ext_latency_ffs|
|lpm_add_sub:613|altshift:carry_ext_latency_ffs|
|lpm_add_sub:613|altshift:oflow_ext_latency_ffs|


Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

***** Logic for device 'sramcontroller' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                                
                                            m     m                       ^     
                                            e     e                       C     
                 R     R  R              R  m     m  d     a  d  d  d     O     
                 E  d  E  E  d  d  d     E  d     d  a     d  a  a  a     N     
                 S  a  S  S  a  a  a  V  S  a     a  t  G  d  t  t  t     F     
                 E  t  E  E  t  t  t  C  E  t  c  t  a  N  r  a  a  a     _  ^  
                 R  a  R  R  a  a  a  C  R  a  l  a  o  D  e  o  o  o  #  D  n  
                 V  i  V  V  i  i  i  I  V  i  o  i  u  I  s  u  u  u  T  O  C  
                 E  n  E  E  n  n  n  N  E  n  c  n  t  N  s  t  t  t  C  N  E  
                 D  2  D  D  4  3  6  T  D  0  k  3  5  T  1  1  4  6  K  E  O  
               -----------------------------------------------------------------_ 
             /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
     ^DATA0 | 12                                                              74 | #TDO 
      ^DCLK | 13                                                              73 | memdatain6 
       ^nCE | 14                                                              72 | address8 
       #TDI | 15                                                              71 | address4 
 memdatain5 | 16                                                              70 | address3 
   RESERVED | 17                                                              69 | dataout7 
 memdatain7 | 18                                                              68 | GNDINT 
         ce | 19                                                              67 | address5 
     VCCINT | 20                                                              66 | dataout3 
   dataout0 | 21                                                              65 | oe 
   RESERVED | 22                        EPF10K10LC84-4                        64 | address0 
   RESERVED | 23                                                              63 | VCCINT 
memdataout6 | 24                                                              62 | datain1 
memdataout7 | 25                                                              61 | memdataout4 
     GNDINT | 26                                                              60 | memdataout5 
    datain5 | 27                                                              59 | memdataout0 
    datain0 | 28                                                              58 | memdataout1 
    datain7 | 29                                                              57 | #TMS 
         we | 30                                                              56 | #TRST 
     ^MSEL0 | 31                                                              55 | ^nSTATUS 
     ^MSEL1 | 32                                                              54 | address2 
            |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
              ------------------------------------------------------------------ 
                 V  ^  R  R  R  R  R  V  G  m  m  m  V  G  d  a  a  a  a  m  m  
                 C  n  E  E  E  E  E  C  N  e  e  e  C  N  a  d  d  d  d  e  e  
                 C  C  S  S  S  S  S  C  D  m  m  m  C  D  t  d  d  d  d  m  m  
                 I  O  E  E  E  E  E  I  I  d  d  d  I  I  a  r  r  r  r  d  d  
                 N  N  R  R  R  R  R  N  N  a  a  a  N  N  o  e  e  e  e  a  a  
                 T  F  V  V  V  V  V  T  T  t  t  t  T  T  u  s  s  s  s  t  t  
                    I  E  E  E  E  E        a  a  a        t  s  s  s  s  a  a  
                    G  D  D  D  D  D        i  i  i        2  7  6  1  9  o  o  
                                            n  n  n                 0     u  u  
                                            1  4  2                       t  t  
                                                                          2  3  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A13      4/ 8( 50%)   2/ 8( 25%)   1/ 8( 12%)    1/2    0/2       7/22( 31%)   
A14      8/ 8(100%)   1/ 8( 12%)   8/ 8(100%)    1/2    0/2       1/22(  4%)   
A15      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    1/2    0/2       4/22( 18%)   
A18      8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    0/2       8/22( 36%)   
A19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
A20      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       5/22( 22%)   
A22      8/ 8(100%)   3/ 8( 37%)   2/ 8( 25%)    1/2    0/2       3/22( 13%)   
A23      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
A24      8/ 8(100%)   7/ 8( 87%)   2/ 8( 25%)    1/2    0/2      10/22( 45%)   
C20      8/ 8(100%)   4/ 8( 50%)   4/ 8( 50%)    1/2    0/2      10/22( 45%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            41/53     ( 77%)
Total logic cells used:                         62/576    ( 10%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.37/4    ( 84%)
Total fan-in:                                 209/2304    (  9%)

Total input pins required:                      17
Total input I/O cell registers required:         0
Total output pins required:                     30
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     62
Total flipflops required:                       34
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        17/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   4   8   8   0   0   8   1   8   0   8   1   8     54/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0      8/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   4   8   8   0   0   8   1  16   0   8   1   8     62/0  



Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clock
  28      -     -    C    --      INPUT                0    0    0    1  datain0
  62      -     -    C    --      INPUT                0    0    0    1  datain1
  10      -     -    -    01      INPUT                0    0    0    1  datain2
   6      -     -    -    04      INPUT                0    0    0    1  datain3
   7      -     -    -    03      INPUT                0    0    0    1  datain4
  27      -     -    C    --      INPUT                0    0    0    1  datain5
   5      -     -    -    05      INPUT                0    0    0    1  datain6
  29      -     -    C    --      INPUT                0    0    0    1  datain7
   2      -     -    -    --      INPUT                0    0    0    1  memdatain0
  42      -     -    -    --      INPUT                0    0    0    1  memdatain1
  44      -     -    -    --      INPUT                0    0    0    1  memdatain2
  84      -     -    -    --      INPUT                0    0    0    1  memdatain3
  43      -     -    -    --      INPUT                0    0    0    1  memdatain4
  16      -     -    A    --      INPUT                0    0    0    1  memdatain5
  73      -     -    A    --      INPUT                0    0    0    1  memdatain6
  18      -     -    A    --      INPUT                0    0    0    1  memdatain7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  64      -     -    B    --     OUTPUT                0    1    0    0  address0
  81      -     -    -    22     OUTPUT                0    1    0    0  address1
  54      -     -    -    21     OUTPUT                0    1    0    0  address2
  70      -     -    A    --     OUTPUT                0    1    0    0  address3
  71      -     -    A    --     OUTPUT                0    1    0    0  address4
  67      -     -    B    --     OUTPUT                0    1    0    0  address5
  49      -     -    -    16     OUTPUT                0    1    0    0  address6

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产中文字幕| 成人午夜短视频| 国产v日产∨综合v精品视频| 在线一区二区三区做爰视频网站| 日韩精品一区二区三区四区视频 | 2023国产精品| 亚洲chinese男男1069| 97精品视频在线观看自产线路二| 日韩女同互慰一区二区| 香港成人在线视频| 97久久超碰国产精品| 亚洲国产精品激情在线观看| 精品一区二区三区不卡| 欧美区视频在线观看| 亚洲综合激情另类小说区| 本田岬高潮一区二区三区| 久久久影院官网| 美国欧美日韩国产在线播放| 欧美在线短视频| 一区二区三区在线观看网站| 成人妖精视频yjsp地址| 久久久久久久久岛国免费| 日韩成人dvd| 日韩一区二区在线免费观看| 天天综合网 天天综合色| 欧美色图天堂网| 夜夜嗨av一区二区三区四季av| 成人av资源在线观看| 国产精品传媒在线| 99精品一区二区| 亚洲免费在线观看| 欧美综合久久久| 一区二区不卡在线播放 | 成人av综合一区| 国产精品高潮久久久久无| 国产**成人网毛片九色| 中文字幕欧美日韩一区| 99热精品国产| 亚洲综合999| 欧美久久久一区| 久久99国产精品麻豆| 久久免费国产精品| gogo大胆日本视频一区| 亚洲免费大片在线观看| 欧美在线不卡视频| 日韩精品成人一区二区在线| 欧美一二区视频| 国产成人av影院| 亚洲日本乱码在线观看| 欧美性猛片xxxx免费看久爱| 亚洲成人午夜影院| 日韩一区二区影院| 成人va在线观看| 亚洲v精品v日韩v欧美v专区| 日韩一区二区三区精品视频| 国产乱对白刺激视频不卡| 国产精品国产三级国产| 欧美巨大另类极品videosbest | 精品久久久久久久人人人人传媒 | 在线视频国内自拍亚洲视频| 秋霞午夜av一区二区三区| 久久久精品人体av艺术| www.视频一区| 欧美a一区二区| 亚洲人成影院在线观看| 91精品国产综合久久精品app| 国产乱一区二区| 亚洲va在线va天堂| 国产欧美日韩精品a在线观看| 色婷婷一区二区| 精久久久久久久久久久| 依依成人综合视频| 久久人人爽爽爽人久久久| 在线视频中文字幕一区二区| 国内精品伊人久久久久av一坑| 亚洲人成亚洲人成在线观看图片| 日韩午夜av一区| 日本道在线观看一区二区| 九九九精品视频| 亚洲成人激情社区| 国产精品久久久久久久岛一牛影视| 欧美日韩国产另类一区| 成人黄动漫网站免费app| 美女脱光内衣内裤视频久久影院| √…a在线天堂一区| 精品国产乱码久久久久久免费| 色婷婷久久一区二区三区麻豆| 国内精品久久久久影院一蜜桃| 亚洲mv大片欧洲mv大片精品| 日韩理论片中文av| 久久九九久精品国产免费直播| 7777精品伊人久久久大香线蕉 | 午夜av一区二区三区| 中文字幕制服丝袜一区二区三区| 日韩精品在线网站| 欧美日产国产精品| 欧美视频日韩视频| 欧美丝袜丝交足nylons| gogogo免费视频观看亚洲一| 国产99久久久国产精品潘金 | 国产亚洲欧洲997久久综合 | 国产精品99久久久久久久女警| 欧美aaa在线| 日本成人在线电影网| 一区二区三区色| 一区二区三区国产| 亚洲男女一区二区三区| 亚洲视频在线一区二区| 国产精品麻豆网站| 国产精品黄色在线观看| 国产精品天美传媒| 国产色91在线| 国产精品无人区| 国产精品久久久久桃色tv| 久久久久青草大香线综合精品| 欧美成人乱码一区二区三区| 日韩精品一区二区三区蜜臀 | 91精品欧美综合在线观看最新| 欧美综合一区二区| 久久午夜免费电影| 精品国产一二三区| 久久久久久99精品| 中文字幕成人av| 综合久久久久久久| 一区二区不卡在线播放 | 国产精品77777竹菊影视小说| 久久精品国产秦先生| 精品在线一区二区| 粉嫩13p一区二区三区| a在线播放不卡| 欧美日韩一区二区电影| 911精品国产一区二区在线| 精品国产制服丝袜高跟| 国产精品区一区二区三| 亚洲午夜在线电影| 久久国产尿小便嘘嘘| 成人天堂资源www在线| 日本电影欧美片| 欧美大片顶级少妇| 国产精品免费视频观看| 一区二区三区中文字幕| 另类小说图片综合网| 国产成人精品免费视频网站| 日本二三区不卡| 日韩精品一区二区三区三区免费 | 成人99免费视频| 欧美日韩激情一区二区| 欧美精品一区二区三区蜜桃| 国产精品二区一区二区aⅴ污介绍| 亚洲制服丝袜一区| 狠狠色丁香久久婷婷综合_中| caoporn国产精品| 日韩一级片在线观看| 国产精品美日韩| 日韩精品一二三四| 成人高清av在线| 欧美一区二区三区免费大片 | 在线中文字幕一区二区| 久久毛片高清国产| 1024成人网| 国产一区二区三区观看| 欧美优质美女网站| 日本一区二区免费在线观看视频 | 成人蜜臀av电影| 欧美三级中文字| 中文字幕欧美三区| 韩国精品主播一区二区在线观看| 91久久精品网| 国产精品无圣光一区二区| 美国毛片一区二区| 91豆麻精品91久久久久久| 亚洲国产精品精华液ab| 久久精品国产久精国产爱| 欧美在线一区二区| 中文字幕亚洲综合久久菠萝蜜| 激情欧美日韩一区二区| 欧美日韩久久不卡| 一卡二卡三卡日韩欧美| av电影天堂一区二区在线观看| 精品福利一二区| 日本成人在线网站| 欧美日本国产一区| 亚洲国产精品一区二区www| av高清久久久| 国产精品视频看| 国产精品一二三区在线| 中文无字幕一区二区三区| 国产一区激情在线| 精品久久久久久久人人人人传媒| 视频一区二区三区入口| 在线观看视频91| 伊人一区二区三区| 色综合天天综合网天天狠天天| 国产精品乱码一区二区三区软件 | 久久福利资源站| 欧美一级视频精品观看| 日本亚洲免费观看| 日韩亚洲欧美成人一区| 热久久久久久久| 久久先锋影音av鲁色资源|