亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dds.map.eqn

?? 利用VHDL語言實現在
?? EQN
?? 第 1 頁 / 共 2 頁
字號:
-- Copyright (C) 1991-2005 Altera Corporation
-- Your use of Altera Corporation's design tools, logic functions 
-- and other software and tools, and its AMPP partner logic 
-- functions, and any output files any of the foregoing 
-- (including device programming or simulation files), and any 
-- associated documentation or information are expressly subject 
-- to the terms and conditions of the Altera Program License 
-- Subscription Agreement, Altera MegaCore Function License 
-- Agreement, or other applicable license agreement, including, 
-- without limitation, that your use is for the sole purpose of 
-- programming logic devices manufactured by Altera and sold by 
-- Altera or its authorized distributors.  Please refer to the 
-- applicable agreement for further details.
--K1_q_a[0] is DDS1:u1|sin_rom:u3|altsyncram:altsyncram_component|altsyncram_5mp:auto_generated|q_a[0]
--RAM Block Operation Mode: ROM
--Port A Depth: 128, Port A Width: 1
--Port A Logical Depth: 128, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
K1_q_a[0]_PORT_A_address = BUS(~GND, C1L6, G2_DOUT[2], G2_DOUT[3], G2_DOUT[4], G2_DOUT[5], G2_DOUT[6]);
K1_q_a[0]_PORT_A_address_reg = DFFE(K1_q_a[0]_PORT_A_address, K1_q_a[0]_clock_0, , , );
K1_q_a[0]_clock_0 = CLK;
K1_q_a[0]_PORT_A_data_out = MEMORY(, , K1_q_a[0]_PORT_A_address_reg, , , , , , K1_q_a[0]_clock_0, , , , , );
K1_q_a[0]_PORT_A_data_out_reg = DFFE(K1_q_a[0]_PORT_A_data_out, K1_q_a[0]_clock_0, , , );
K1_q_a[0] = K1_q_a[0]_PORT_A_data_out_reg[0];


--K1_q_a[1] is DDS1:u1|sin_rom:u3|altsyncram:altsyncram_component|altsyncram_5mp:auto_generated|q_a[1]
--RAM Block Operation Mode: ROM
--Port A Depth: 128, Port A Width: 1
--Port A Logical Depth: 128, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
K1_q_a[1]_PORT_A_address = BUS(~GND, C1L6, G2_DOUT[2], G2_DOUT[3], G2_DOUT[4], G2_DOUT[5], G2_DOUT[6]);
K1_q_a[1]_PORT_A_address_reg = DFFE(K1_q_a[1]_PORT_A_address, K1_q_a[1]_clock_0, , , );
K1_q_a[1]_clock_0 = CLK;
K1_q_a[1]_PORT_A_data_out = MEMORY(, , K1_q_a[1]_PORT_A_address_reg, , , , , , K1_q_a[1]_clock_0, , , , , );
K1_q_a[1]_PORT_A_data_out_reg = DFFE(K1_q_a[1]_PORT_A_data_out, K1_q_a[1]_clock_0, , , );
K1_q_a[1] = K1_q_a[1]_PORT_A_data_out_reg[0];


--K1_q_a[2] is DDS1:u1|sin_rom:u3|altsyncram:altsyncram_component|altsyncram_5mp:auto_generated|q_a[2]
--RAM Block Operation Mode: ROM
--Port A Depth: 128, Port A Width: 1
--Port A Logical Depth: 128, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
K1_q_a[2]_PORT_A_address = BUS(~GND, C1L6, G2_DOUT[2], G2_DOUT[3], G2_DOUT[4], G2_DOUT[5], G2_DOUT[6]);
K1_q_a[2]_PORT_A_address_reg = DFFE(K1_q_a[2]_PORT_A_address, K1_q_a[2]_clock_0, , , );
K1_q_a[2]_clock_0 = CLK;
K1_q_a[2]_PORT_A_data_out = MEMORY(, , K1_q_a[2]_PORT_A_address_reg, , , , , , K1_q_a[2]_clock_0, , , , , );
K1_q_a[2]_PORT_A_data_out_reg = DFFE(K1_q_a[2]_PORT_A_data_out, K1_q_a[2]_clock_0, , , );
K1_q_a[2] = K1_q_a[2]_PORT_A_data_out_reg[0];


--K1_q_a[3] is DDS1:u1|sin_rom:u3|altsyncram:altsyncram_component|altsyncram_5mp:auto_generated|q_a[3]
--RAM Block Operation Mode: ROM
--Port A Depth: 128, Port A Width: 1
--Port A Logical Depth: 128, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
K1_q_a[3]_PORT_A_address = BUS(~GND, C1L6, G2_DOUT[2], G2_DOUT[3], G2_DOUT[4], G2_DOUT[5], G2_DOUT[6]);
K1_q_a[3]_PORT_A_address_reg = DFFE(K1_q_a[3]_PORT_A_address, K1_q_a[3]_clock_0, , , );
K1_q_a[3]_clock_0 = CLK;
K1_q_a[3]_PORT_A_data_out = MEMORY(, , K1_q_a[3]_PORT_A_address_reg, , , , , , K1_q_a[3]_clock_0, , , , , );
K1_q_a[3]_PORT_A_data_out_reg = DFFE(K1_q_a[3]_PORT_A_data_out, K1_q_a[3]_clock_0, , , );
K1_q_a[3] = K1_q_a[3]_PORT_A_data_out_reg[0];


--K1_q_a[4] is DDS1:u1|sin_rom:u3|altsyncram:altsyncram_component|altsyncram_5mp:auto_generated|q_a[4]
--RAM Block Operation Mode: ROM
--Port A Depth: 128, Port A Width: 1
--Port A Logical Depth: 128, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
K1_q_a[4]_PORT_A_address = BUS(~GND, C1L6, G2_DOUT[2], G2_DOUT[3], G2_DOUT[4], G2_DOUT[5], G2_DOUT[6]);
K1_q_a[4]_PORT_A_address_reg = DFFE(K1_q_a[4]_PORT_A_address, K1_q_a[4]_clock_0, , , );
K1_q_a[4]_clock_0 = CLK;
K1_q_a[4]_PORT_A_data_out = MEMORY(, , K1_q_a[4]_PORT_A_address_reg, , , , , , K1_q_a[4]_clock_0, , , , , );
K1_q_a[4]_PORT_A_data_out_reg = DFFE(K1_q_a[4]_PORT_A_data_out, K1_q_a[4]_clock_0, , , );
K1_q_a[4] = K1_q_a[4]_PORT_A_data_out_reg[0];


--K1_q_a[5] is DDS1:u1|sin_rom:u3|altsyncram:altsyncram_component|altsyncram_5mp:auto_generated|q_a[5]
--RAM Block Operation Mode: ROM
--Port A Depth: 128, Port A Width: 1
--Port A Logical Depth: 128, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
K1_q_a[5]_PORT_A_address = BUS(~GND, C1L6, G2_DOUT[2], G2_DOUT[3], G2_DOUT[4], G2_DOUT[5], G2_DOUT[6]);
K1_q_a[5]_PORT_A_address_reg = DFFE(K1_q_a[5]_PORT_A_address, K1_q_a[5]_clock_0, , , );
K1_q_a[5]_clock_0 = CLK;
K1_q_a[5]_PORT_A_data_out = MEMORY(, , K1_q_a[5]_PORT_A_address_reg, , , , , , K1_q_a[5]_clock_0, , , , , );
K1_q_a[5]_PORT_A_data_out_reg = DFFE(K1_q_a[5]_PORT_A_data_out, K1_q_a[5]_clock_0, , , );
K1_q_a[5] = K1_q_a[5]_PORT_A_data_out_reg[0];


--K1_q_a[6] is DDS1:u1|sin_rom:u3|altsyncram:altsyncram_component|altsyncram_5mp:auto_generated|q_a[6]
--RAM Block Operation Mode: ROM
--Port A Depth: 128, Port A Width: 1
--Port A Logical Depth: 128, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
K1_q_a[6]_PORT_A_address = BUS(~GND, C1L6, G2_DOUT[2], G2_DOUT[3], G2_DOUT[4], G2_DOUT[5], G2_DOUT[6]);
K1_q_a[6]_PORT_A_address_reg = DFFE(K1_q_a[6]_PORT_A_address, K1_q_a[6]_clock_0, , , );
K1_q_a[6]_clock_0 = CLK;
K1_q_a[6]_PORT_A_data_out = MEMORY(, , K1_q_a[6]_PORT_A_address_reg, , , , , , K1_q_a[6]_clock_0, , , , , );
K1_q_a[6]_PORT_A_data_out_reg = DFFE(K1_q_a[6]_PORT_A_data_out, K1_q_a[6]_clock_0, , , );
K1_q_a[6] = K1_q_a[6]_PORT_A_data_out_reg[0];


--K1_q_a[7] is DDS1:u1|sin_rom:u3|altsyncram:altsyncram_component|altsyncram_5mp:auto_generated|q_a[7]
--RAM Block Operation Mode: ROM
--Port A Depth: 128, Port A Width: 1
--Port A Logical Depth: 128, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Registered
K1_q_a[7]_PORT_A_address = BUS(~GND, C1L6, G2_DOUT[2], G2_DOUT[3], G2_DOUT[4], G2_DOUT[5], G2_DOUT[6]);
K1_q_a[7]_PORT_A_address_reg = DFFE(K1_q_a[7]_PORT_A_address, K1_q_a[7]_clock_0, , , );
K1_q_a[7]_clock_0 = CLK;
K1_q_a[7]_PORT_A_data_out = MEMORY(, , K1_q_a[7]_PORT_A_address_reg, , , , , , K1_q_a[7]_clock_0, , , , , );
K1_q_a[7]_PORT_A_data_out_reg = DFFE(K1_q_a[7]_PORT_A_data_out, K1_q_a[7]_clock_0, , , );
K1_q_a[7] = K1_q_a[7]_PORT_A_data_out_reg[0];


--D1_y is PL_DPSK2:u2|y
--operation mode is normal

D1_y_lut_out = D1_xx1 $ D1_xx2;
D1_y = DFFEAS(D1_y_lut_out, CLK, VCC, , D1L91, , , , );


--C1_q[0] is DDS1:u1|q[0]
--operation mode is arithmetic

C1_q[0]_lut_out = !C1_q[0];
C1_q[0] = DFFEAS(C1_q[0]_lut_out, CLK, VCC, , , , , , );

--C1L5 is DDS1:u1|q[0]~78
--operation mode is arithmetic

C1L5 = CARRY(C1_q[0]);


--C1_q[1] is DDS1:u1|q[1]
--operation mode is arithmetic

C1_q[1]_carry_eqn = C1L5;
C1_q[1]_lut_out = C1_q[1] $ (C1_q[1]_carry_eqn);
C1_q[1] = DFFEAS(C1_q[1]_lut_out, CLK, VCC, , , , , , );

--C1L8 is DDS1:u1|q[1]~82
--operation mode is arithmetic

C1L8 = CARRY(!C1L5 # !C1_q[1]);


--C1_q[2] is DDS1:u1|q[2]
--operation mode is arithmetic

C1_q[2]_carry_eqn = C1L8;
C1_q[2]_lut_out = C1_q[2] $ (!C1_q[2]_carry_eqn);
C1_q[2] = DFFEAS(C1_q[2]_lut_out, CLK, VCC, , , , , , );

--C1L01 is DDS1:u1|q[2]~86
--operation mode is arithmetic

C1L01 = CARRY(C1_q[2] & (!C1L8));


--C1_q[3] is DDS1:u1|q[3]
--operation mode is arithmetic

C1_q[3]_carry_eqn = C1L01;
C1_q[3]_lut_out = C1_q[3] $ (C1_q[3]_carry_eqn);
C1_q[3] = DFFEAS(C1_q[3]_lut_out, CLK, VCC, , , , , , );

--C1L21 is DDS1:u1|q[3]~90
--operation mode is arithmetic

C1L21 = CARRY(!C1L01 # !C1_q[3]);


--C1_q[4] is DDS1:u1|q[4]
--operation mode is arithmetic

C1_q[4]_carry_eqn = C1L21;
C1_q[4]_lut_out = C1_q[4] $ (!C1_q[4]_carry_eqn);
C1_q[4] = DFFEAS(C1_q[4]_lut_out, CLK, VCC, , , , , , );

--C1L41 is DDS1:u1|q[4]~94
--operation mode is arithmetic

C1L41 = CARRY(C1_q[4] & (!C1L21));


--C1_q[5] is DDS1:u1|q[5]
--operation mode is arithmetic

C1_q[5]_carry_eqn = C1L41;
C1_q[5]_lut_out = C1_q[5] $ (C1_q[5]_carry_eqn);
C1_q[5] = DFFEAS(C1_q[5]_lut_out, CLK, VCC, , , , , , );

--C1L61 is DDS1:u1|q[5]~98
--operation mode is arithmetic

C1L61 = CARRY(!C1L41 # !C1_q[5]);


--C1_q[6] is DDS1:u1|q[6]
--operation mode is arithmetic

C1_q[6]_carry_eqn = C1L61;
C1_q[6]_lut_out = C1_q[6] $ (!C1_q[6]_carry_eqn);
C1_q[6] = DFFEAS(C1_q[6]_lut_out, CLK, VCC, , , , , , );

--C1L81 is DDS1:u1|q[6]~102
--operation mode is arithmetic

C1L81 = CARRY(C1_q[6] & (!C1L61));


--C1_q[7] is DDS1:u1|q[7]
--operation mode is arithmetic

C1_q[7]_carry_eqn = C1L81;
C1_q[7]_lut_out = C1_q[7] $ (C1_q[7]_carry_eqn);
C1_q[7] = DFFEAS(C1_q[7]_lut_out, CLK, VCC, , , , , , );

--C1L02 is DDS1:u1|q[7]~106
--operation mode is arithmetic

C1L02 = CARRY(!C1L81 # !C1_q[7]);


--C1_q[8] is DDS1:u1|q[8]
--operation mode is normal

C1_q[8]_carry_eqn = C1L02;
C1_q[8]_lut_out = C1_q[8] $ (!C1_q[8]_carry_eqn);
C1_q[8] = DFFEAS(C1_q[8]_lut_out, CLK, VCC, , , , , , );


--B1_q is ps7:u0|q
--operation mode is normal

B1_q_lut_out = !B1_c3;
B1_q = DFFEAS(B1_q_lut_out, !C1_q[8], VCC, , , B1L5, ls, , );


--G2_DOUT[2] is DDS1:u1|REG7B:u5|DOUT[2]
--operation mode is normal

G2_DOUT[2]_lut_out = C1_q[1];
G2_DOUT[2] = DFFEAS(G2_DOUT[2]_lut_out, CLK, VCC, , , , , , );


--G2_DOUT[3] is DDS1:u1|REG7B:u5|DOUT[3]
--operation mode is normal

G2_DOUT[3]_lut_out = C1_q[2];
G2_DOUT[3] = DFFEAS(G2_DOUT[3]_lut_out, CLK, VCC, , , , , , );


--G2_DOUT[4] is DDS1:u1|REG7B:u5|DOUT[4]
--operation mode is normal

G2_DOUT[4]_lut_out = C1_q[3];
G2_DOUT[4] = DFFEAS(G2_DOUT[4]_lut_out, CLK, VCC, , , , , , );


--G2_DOUT[5] is DDS1:u1|REG7B:u5|DOUT[5]
--operation mode is normal

G2_DOUT[5]_lut_out = C1_q[4];
G2_DOUT[5] = DFFEAS(G2_DOUT[5]_lut_out, CLK, VCC, , , , , , );


--G2_DOUT[6] is DDS1:u1|REG7B:u5|DOUT[6]
--operation mode is normal

G2_DOUT[6]_lut_out = C1_P7B[6] $ C1_q[5];
G2_DOUT[6] = DFFEAS(G2_DOUT[6]_lut_out, CLK, VCC, , , , , , );


--D1_xx1 is PL_DPSK2:u2|xx1
--operation mode is normal

D1_xx1_lut_out = E1_y;
D1_xx1 = DFFEAS(D1_xx1_lut_out, CLK, VCC, , !D1L81, , , , );


--D1_xx2 is PL_DPSK2:u2|xx2
--operation mode is normal

D1_xx2_lut_out = D1_xx1;
D1_xx2 = DFFEAS(D1_xx2_lut_out, CLK, VCC, , !D1L81, , , , );


--D1_q[1] is PL_DPSK2:u2|q[1]
--operation mode is arithmetic

D1_q[1]_lut_out = D1_q[1] $ C1_q[0];
D1_q[1] = DFFEAS(D1_q[1]_lut_out, CLK, VCC, , , D1L81, , , D1L61);

--D1L3 is PL_DPSK2:u2|q[1]~221
--operation mode is arithmetic

D1L3 = CARRY(D1_q[1] & C1_q[0]);


--D1_q[2] is PL_DPSK2:u2|q[2]
--operation mode is arithmetic

D1_q[2]_carry_eqn = D1L3;
D1_q[2]_lut_out = D1_q[2] $ (D1_q[2]_carry_eqn);
D1_q[2] = DFFEAS(D1_q[2]_lut_out, CLK, VCC, , , ~GND, , , D1L61);

--D1L5 is PL_DPSK2:u2|q[2]~225
--operation mode is arithmetic

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕国产一区| 精品亚洲aⅴ乱码一区二区三区| 久久精品欧美一区二区三区不卡| 欧美一级久久久久久久大片| 717成人午夜免费福利电影| 欧美日韩欧美一区二区| 欧美亚洲国产bt| 欧美亚洲免费在线一区| 欧美日韩黄色一区二区| 欧美精品亚洲二区| 91精品国产91久久久久久最新毛片| 欧美日韩一区久久| 欧美日本在线看| 91麻豆精品国产91久久久资源速度| 91精品国产综合久久福利软件| 在线综合视频播放| 欧美va亚洲va在线观看蝴蝶网| 精品少妇一区二区| 国产日韩综合av| 亚洲欧洲成人自拍| 亚洲专区一二三| 日韩电影一区二区三区| 午夜精品福利久久久| 精品一二三四区| 国产91对白在线观看九色| 不卡av在线免费观看| 日本精品视频一区二区| 欧美乱妇一区二区三区不卡视频| 欧美一区二区三区在线观看视频| 欧美本精品男人aⅴ天堂| 国产日产欧产精品推荐色| 综合网在线视频| 日韩精品乱码av一区二区| 韩国女主播成人在线观看| 国产91精品在线观看| 在线国产亚洲欧美| 欧美一区二区三区四区五区| 久久午夜电影网| 中文字幕日本乱码精品影院| 夜夜嗨av一区二区三区网页| 视频一区中文字幕国产| 国产毛片一区二区| 色视频成人在线观看免| 日韩欧美一级二级三级久久久| 国产网红主播福利一区二区| 亚洲免费视频中文字幕| 久久狠狠亚洲综合| 99精品视频一区| 51精品视频一区二区三区| 久久精品人人做人人综合| 亚洲一级二级三级| 国内欧美视频一区二区| 欧美在线三级电影| wwwwxxxxx欧美| 亚洲福利视频导航| 成人午夜电影网站| 91精品国产一区二区三区蜜臀 | 亚洲欧洲三级电影| 五月综合激情婷婷六月色窝| 国产999精品久久| 欧美夫妻性生活| 国产精品久久久久久户外露出| 亚洲成在人线免费| 成人黄色av电影| 日韩一区二区电影在线| 亚洲免费观看视频| 国产成人三级在线观看| 欧美高清视频一二三区 | 国产一区二区三区不卡在线观看| 91年精品国产| 久久精品夜色噜噜亚洲aⅴ| 亚洲国产精品一区二区www在线 | 91美女蜜桃在线| 久久免费视频色| 美女视频黄 久久| 欧美视频自拍偷拍| 亚洲欧洲一区二区三区| 国产一区二区视频在线| 91精品国产91久久久久久一区二区| 中文成人av在线| 免费观看一级欧美片| 99综合影院在线| 精品美女在线播放| 亚洲国产一区在线观看| 成人午夜av影视| 久久只精品国产| 婷婷六月综合网| 91在线视频免费观看| 精品免费国产二区三区| 亚洲成a天堂v人片| 色综合天天综合色综合av| 久久精品欧美日韩精品| 麻豆视频观看网址久久| 99re这里只有精品首页| 国产精品人人做人人爽人人添| 裸体在线国模精品偷拍| 欧美色中文字幕| 亚洲欧美日韩国产中文在线| 国产91精品免费| 久久久天堂av| 国内精品伊人久久久久av影院| 日韩欧美色综合网站| 亚洲成人av福利| 欧美综合色免费| 中文字幕色av一区二区三区| 国产凹凸在线观看一区二区| 久久综合久久鬼色中文字| 久久综合丝袜日本网| 亚洲一本大道在线| 大白屁股一区二区视频| 久久久久久久久久久黄色| 日本欧美一区二区| 欧美午夜在线观看| 亚洲欧美日韩国产综合在线| www.亚洲激情.com| 日韩一区二区三区观看| 午夜精品久久一牛影视| 欧美少妇一区二区| 亚洲国产成人高清精品| 欧美伊人久久久久久久久影院| 亚洲人成网站在线| 欧美精品一级二级| 亚洲精品乱码久久久久久黑人 | 亚洲香肠在线观看| 日韩黄色小视频| 国产成人三级在线观看| 久久综合久久综合九色| 国产乱人伦偷精品视频免下载 | 99国产精品久久久久久久久久久| |精品福利一区二区三区| av电影在线观看一区| 日韩一区欧美一区| 色狠狠综合天天综合综合| 亚洲在线一区二区三区| 欧美日韩精品一区二区三区四区| 香蕉影视欧美成人| 日韩三级中文字幕| 国产一区二区三区香蕉| 国产欧美日韩在线看| 99精品视频一区| 亚洲一区二区三区四区在线观看| 欧美日韩高清一区二区不卡 | 国产在线精品免费| 日韩精品一区二区三区四区视频| 久99久精品视频免费观看| 久久人人爽爽爽人久久久| 不卡的av网站| 亚洲不卡av一区二区三区| 日韩精品一区二区在线| 激情小说欧美图片| 一区二区三区中文字幕精品精品| 欧美日韩中字一区| 久久国内精品视频| 国产精品免费看片| 在线一区二区三区四区五区| 日韩av中文在线观看| 欧美一区二区视频网站| 丰满放荡岳乱妇91ww| 亚洲猫色日本管| 欧美一三区三区四区免费在线看| 国产乱码一区二区三区| 亚洲图片另类小说| 欧美福利视频导航| 成人av在线一区二区| 午夜精品123| 久久久www成人免费毛片麻豆| 99久久国产综合精品麻豆| 天天操天天干天天综合网| 久久精品亚洲国产奇米99| 国内一区二区在线| 日韩高清电影一区| 国产三级精品三级| 欧美精品一二三四| 成人黄色av网站在线| 日产国产欧美视频一区精品| 中文子幕无线码一区tr| 5月丁香婷婷综合| 成人午夜电影网站| 亚洲国产视频在线| 国产精品乱人伦| 欧美一区二区在线不卡| 99精品国产99久久久久久白柏| 美女视频黄免费的久久| 亚洲国产精品成人综合色在线婷婷 | 成人国产免费视频| 日韩精品一二三区| 亚洲日本一区二区| 国产精品三级av| 日韩欧美一级在线播放| 欧美性猛交xxxx黑人交| 国产成人激情av| 久久99日本精品| 秋霞午夜鲁丝一区二区老狼| 亚洲老司机在线| 精品久久久网站| 欧美精品日韩精品| 在线免费观看不卡av| caoporn国产精品| 韩国一区二区视频| 麻豆高清免费国产一区|