亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cb_generator.pl

?? terasic的DM9000A模塊源碼
?? PL
?? 第 1 頁 / 共 3 頁
字號:
# | file: cb_generator.pl# |# | This SOPC Builder Generator program is provided by# | the Component Builder application. It is copied# | straight across and is data-driven from its command# | line arguments and the PTF files referenced.# |# | Its purpose is to construct an HDL "wrapper" for# | a particular instance of a particular SOPC Builder# | peripheral. This wrapper resolves the instance# | name and any HDL parameterization.# |# +-------------------------------------------# +-------------------------------------------# |use strict;use format_conversion_utils;use ptf_parse;use wiz_utils;use europa_all;use run_system_command_utils;# |# +-------------------------------------------# +-------------------------------------------# |# | first pass: include all of generator_libarary.pm RIGHT HERE.# | dvb04.08.02# | then prune down to actual functionality.# |# | TODO: Rewrite this whole file into something readable# | this is much more confusing than I'm comfortable with. dvb04.# | (though it does seem to work.)# |my $DEBUG_DEFAULT_GEN = 1;#This is the global hash of arguments passed in by the generator programmy $generator_hr = {		     wrapper_args => {				      make_wrapper => 0,				      top_module_name => "",				      simulate_hdl => 1,				      ports => "",				     },		     class_ptf_hr => "",		     module_ptf_hr => "",		     system_ptf_hr => "",		     language => "",		     external_args => "",		     external_args_hr => "",		     project_path_widget => "__PROJECT_DIRECTORY__",		     generator_mode => "silent",		    };sub generator_print_verbose{  my ($info) = (@_);  if($generator_hr->{generator_mode} eq "verbose"){    print("cb_generator.pl: ".$info);  }}sub generator_enable_mode{  my ($mode) = (@_);  $generator_hr->{generator_mode} = $mode;}sub generator_get_system_ptf_handle{   return $generator_hr->{system_ptf_hr};}sub generator_get_language{  return $generator_hr->{language};}sub generator_get_class_ptf_handle{  return $generator_hr->{class_ptf_hr};}sub default_ribbit{  my ($arg) = (@_);  &ribbit("\n\n--Error: default_gen_lib: $arg\n");  }sub _copy_files{  my ($dest_dir, $source_dir, @files) = (@_);  my $function_name;    #validate args  &default_ribbit("No target dir for function copy_files!")  unless ($dest_dir ne "");    &default_ribbit("No source dir for function copy_files!")  unless ($source_dir ne "");  &default_ribbit("No files for function copy_files!")  unless (@files != 0);    #check for valid directories  opendir (SDIR, $source_dir) or     &default_ribbit("can't open $source_dir !");    opendir (DDIR, $dest_dir) or    &default_ribbit("can't open $dest_dir !");      foreach my $source_file(@files){    # |    # | Separate out the source subdir and the source filename    # |    my $source_subdir = "";    my $source_filename = $source_file;    if($source_filename =~ /^(.*)\/(.*)$/)  # break on last slash    {      $source_subdir = "/$1"; # embed its leading slash, for concatty      $source_filename = $2;    }    my $source_fullpath = "$source_dir$source_subdir/$source_filename";    my $dest_fullpath = "$dest_dir/$source_filename";    &Perlcopy($source_fullpath, $dest_fullpath);    &generator_print_verbose("Copying file: \"$source_fullpath\""            . " to \"$dest_fullpath\".\n");  }  closedir (SDIR);  closedir (DDIR);}sub get_module_wrapper_arg_hash_from_system_ptf_file{  my $module_ptf_hr = $generator_hr->{module_ptf_hr};    my @list_of_sections = ("MASTER","SLAVE","PORT_WIRING");  my @port_list;  foreach my $section(@list_of_sections){    my $number = get_child_count($module_ptf_hr, $section);    for(my $initial=0; $initial < $number; $initial++){            my $interface_section = get_child($module_ptf_hr, $initial, $section);	      my $interface_section_name = get_data($interface_section);      my $port_wiring_section;      if($section ne "PORT_WIRING"){	$port_wiring_section = 	  get_child_by_path($module_ptf_hr, $section." ".$interface_section_name."/PORT_WIRING");	      }else{	$port_wiring_section =	  get_child_by_path($module_ptf_hr, $section);      }      my $num_ports = get_child_count($port_wiring_section, "PORT");      foreach(my $port_count = 0; $port_count < $num_ports; $port_count++){	my $port = get_child($port_wiring_section, $port_count, "PORT");		my %port_info_struct;	$port_info_struct{name} = get_data($port);	$port_info_struct{direction} = get_data_by_path($port, "direction");	$port_info_struct{width} = get_data_by_path($port, "width");	$port_info_struct{vhdl_record_name} = get_data_by_path($port, "vhdl_record_name");	$port_info_struct{vhdl_record_type} = get_data_by_path($port, "vhdl_record_type");		push(@port_list, \%port_info_struct);	      }    }	  }  $generator_hr->{wrapper_args}{ports} = \@port_list;}sub generator_make_module_wrapper{  my ($simulate_hdl, $top_module_name, $module_language) = (@_);  &default_ribbit("generator_make_module_wrapper: no arg0 passed in for simulate_hdl\n")    if($simulate_hdl eq '');  &default_ribbit("generator_make_module_wrapper: no arg1 passed in for top_module_name\n")    unless($top_module_name);  $generator_hr->{wrapper_args}{simulate_hdl} = $simulate_hdl;  $generator_hr->{wrapper_args}{top_module_name} = $top_module_name;  $generator_hr->{wrapper_args}{make_wrapper} = 1;  $generator_hr->{wrapper_args}{module_language} = $module_language;}# |# | recognize varous number forms,# | return 'h0123abcd-ish.# |sub turn_anything_into_appropriate_string($$$$)	{	my ($value,$type,$editable,$module_language) = (@_);    return $value if($value =~ /^\"/);   # quoted string: unscathed    return $value if($type eq "string"); # string: anything is ok        return $value if(!$editable);        # and you know, if you can't change it, keep it!        	# |	# | first, convert to a number	# |	my $base = 10;	my $n = $value;	my $width = 32;	my $number = 0;		$value = lc($value); # lower case		if($value =~ /^([0-9]*)\'([hbo])(.*)$/)		{		# | tick notation: AOK for verilog		if($module_language eq "verilog")			{			$number = $value;			}		# |		# | note: at this point, we could notice if the		# | result should be vhdl binary, and convert		# | to that, avoiding the precision-losing		# | integer intermediary		# |		# | (alternatively, we could use a binary string		# | always as the intermediate form, rather than		# | a precision-losing int.)		# |		else			{			$width = $1;			my $baseletter = $2;			my $digits = $3;						if($baseletter eq "h")				{				$base = 16;				}			elsif($baseletter eq "b")				{				$base = 2;				}			elsif($baseletter eq "o") # must be				{				$base = 8;				}						$digits =~ s/[ _-]//g; # crush out dividing value						while(length($digits) > 0)				{				my $digit = substr($digits,0,1);				$digits = substr($digits,1);				my $digitvalue = hex($digit); # how handy				$number = $number * $base + $digitvalue;				}			}		}	elsif($value =~ /^0x(.*)$/)		{		$number = hex($1);		}	else  # try for decimal		{		$number = int(1 * $value);		}		# |	# | ok, we have a number. If our target type	# | is "std_logic_vector(this downto that)"	# | for tricky VHDL, we	# | must quote a binary string out of it.	# |		if(($module_language eq "vhdl") and ($type =~ /^.*\((\d+) downto (\d+)\).*$/))		{		my ($high_bit,$low_bit) = ($1,$2);		my $binary = "";		for(my $bit = $low_bit; $bit <= $high_bit; $bit++)			{			$binary = ($number % 2) . $binary;			$number = int($number >> 1);			}				$number = '"' . $binary . '"';		}		return $number;	}## return @array of vhdl libraries, if any, from the class.ptfsub get_libraries(){    my $class_ptf = generator_get_class_ptf_handle();    my @libraries;    my $libraries_ptf = get_child_by_path($class_ptf,"CLASS/CB_GENERATOR/LIBRARIES");    if($libraries_ptf)        {        my $library_count = get_child_count($libraries_ptf,"library");        for(my $i = 0; $i < $library_count; $i++)        {            my $library_ptf = get_child($libraries_ptf,$i,"library");            my $library_name = get_data($library_ptf);            push(@libraries,$library_name);        }    }    return @libraries;}sub _generator_make_module_wrapper	{    my $wrapper_args = $generator_hr->{wrapper_args};  my $no_black_box = $wrapper_args->{simulate_hdl};  my $top_module_name = $wrapper_args->{top_module_name};  my $language = $generator_hr->{language};  my @external_args = @{$generator_hr->{external_args}};  my $module_ptf_hr = $generator_hr->{module_ptf_hr};  ### Build Module  my $project = e_project->new(@external_args);  my $top = $project->top();    # add the ports to the system module  my @ports;    foreach my $port_hash(@{$wrapper_args->{ports}}){    my $porto = e_port->new({			     name => $port_hash->{name},			     width => $port_hash->{width},			     direction => $port_hash->{direction},			     vhdl_record_name => $port_hash->{vhdl_record_name},			     vhdl_record_type => $port_hash->{vhdl_record_type}			    });    push(@ports, $porto);  }  $top->add_contents(@ports);      # +----------------------------------------    # | Get parameters from class.ptf    # | create @array of parameters, eacho    # | one like name=>, default=>, type=>,    # |      # | These are the definitions of parameters for    # | ANY instance of this module; we need to     # | have them in the "wrapee" module so that    # | when the system bus is knitted together    # | the parameter types can be properly used.    # |    # | (as it turns out, verilog doesnt need    # | them, but vhld does)    # |

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲一区二区在线视频| 国产精品黄色在线观看| 美女一区二区三区| 91精品国产91热久久久做人人| 午夜国产精品影院在线观看| 欧美日韩黄色影视| 青青国产91久久久久久| 久久综合九色综合97婷婷 | 欧美一级专区免费大片| 视频在线观看一区二区三区| 欧美成人免费网站| 成人小视频在线观看| |精品福利一区二区三区| 国产女主播在线一区二区| 国产成人超碰人人澡人人澡| 成人免费在线播放视频| 欧美色区777第一页| 麻豆久久久久久| 国产精品久久久久久久久免费相片 | 日韩精品中文字幕在线不卡尤物| 久久精品噜噜噜成人av农村| 久久久亚洲午夜电影| 91视视频在线观看入口直接观看www| 亚洲精品中文在线| 精品国产乱码久久久久久久久| 粉嫩av亚洲一区二区图片| 一区二区在线观看不卡| 久久综合视频网| 91毛片在线观看| 久久99精品久久久久久动态图| 中文字幕av在线一区二区三区| 色哟哟亚洲精品| 韩国精品主播一区二区在线观看 | 日韩欧美成人一区| 97久久久精品综合88久久| 麻豆中文一区二区| 亚洲激情综合网| 久久综合五月天婷婷伊人| 欧美日韩一区二区电影| 成人精品视频网站| 黄色小说综合网站| 亚洲bdsm女犯bdsm网站| 日本一区二区三区电影| 欧美一级久久久| 色婷婷精品大视频在线蜜桃视频| 久久99精品久久久久久动态图| 一区二区三区在线观看国产| 国产亚洲va综合人人澡精品| 宅男噜噜噜66一区二区66| a4yy欧美一区二区三区| 国产一区不卡在线| 天堂一区二区在线免费观看| 专区另类欧美日韩| 欧美激情在线免费观看| 精品国产一区二区三区四区四 | 成人app在线观看| 精品在线亚洲视频| 日本美女一区二区| 亚洲愉拍自拍另类高清精品| 中文字幕在线观看不卡| 国产日韩v精品一区二区| 日韩一级免费一区| 欧美精品高清视频| 欧美亚洲国产一区二区三区 | 国产日韩v精品一区二区| 欧美草草影院在线视频| 日韩一区二区三免费高清| 欧美乱妇20p| 欧美情侣在线播放| 在线观看亚洲a| 在线视频国内一区二区| 一本色道亚洲精品aⅴ| 成人黄色片在线观看| 成人深夜在线观看| 成人不卡免费av| 99精品在线免费| 99久久婷婷国产| 色综合亚洲欧洲| 色狠狠av一区二区三区| 91精彩视频在线| 欧美日韩一区高清| 欧美日韩成人综合| 欧美高清视频不卡网| 欧美精品777| 欧美一区二区成人| 26uuu色噜噜精品一区二区| 久久夜色精品国产欧美乱极品| 国产亚洲欧洲一区高清在线观看| 国产片一区二区| 成人欧美一区二区三区白人| 一区二区三区自拍| 欧美aaa在线| 国产精品一区二区免费不卡| 成人性生交大片免费看中文 | 亚洲r级在线视频| 蜜臀久久99精品久久久久久9 | 国产 欧美在线| 不卡视频在线观看| 欧美日韩免费高清一区色橹橹| 欧美精品一二三区| 久久久久免费观看| 亚洲乱码精品一二三四区日韩在线| 亚洲三级在线播放| 天天操天天综合网| 美女高潮久久久| 国产69精品一区二区亚洲孕妇 | 成人午夜激情视频| 色网站国产精品| 日韩午夜中文字幕| 中文字幕一区二区不卡| 亚洲第一福利视频在线| 国产综合色精品一区二区三区| a美女胸又www黄视频久久| 国产精品国产三级国产三级人妇 | 日韩在线播放一区二区| 国产最新精品免费| 91久久线看在观草草青青| 日韩视频中午一区| 国产精品国产自产拍高清av | 亚洲精品一线二线三线| 亚洲欧美在线高清| 久久精品国产一区二区三 | 精品剧情在线观看| 亚洲精品视频免费看| 久久99精品久久久久婷婷| 色综合久久久网| xfplay精品久久| 亚洲国产va精品久久久不卡综合| 国产在线播精品第三| 欧美嫩在线观看| 国产精品久久久久aaaa| 美女一区二区在线观看| 91蜜桃视频在线| 久久综合九色综合97婷婷女人| 亚洲18女电影在线观看| 国产69精品久久久久777| 日韩欧美一级精品久久| 国产一区二区三区免费| 欧美日本在线看| 自拍偷拍欧美精品| 国产高清无密码一区二区三区| 7777精品久久久大香线蕉| 亚洲激情在线播放| 成人av资源在线| 国产日韩欧美麻豆| 激情五月激情综合网| 欧美一区二区在线免费播放 | 中文字幕中文字幕一区二区| 卡一卡二国产精品| 8x福利精品第一导航| 亚洲精品大片www| av电影一区二区| 国产精品另类一区| 国产精品18久久久久久久久久久久| 欧美一区二区三区公司| 日韩不卡在线观看日韩不卡视频| 91久久精品国产91性色tv| 最新日韩在线视频| 菠萝蜜视频在线观看一区| 国产蜜臀av在线一区二区三区| 美女视频一区二区| 日韩色视频在线观看| 国产精品色哟哟| 亚洲精品成人a在线观看| 激情丁香综合五月| 日韩欧美国产综合在线一区二区三区| 亚洲高清不卡在线| 日韩一区在线播放| eeuss鲁片一区二区三区在线看| 国产欧美一区二区精品仙草咪| 国产一区欧美日韩| 久久久久久久网| 国产精品影音先锋| 国产女人aaa级久久久级| 国产成人av电影在线| 久久久久久久久久久久久久久99| 国产一本一道久久香蕉| 日本va欧美va精品发布| 日韩欧美中文一区二区| 麻豆高清免费国产一区| 精品国产一区二区三区av性色| 国产一区二区三区蝌蚪| 国产精品美女一区二区三区| av午夜一区麻豆| 一区二区不卡在线视频 午夜欧美不卡在| 日本大香伊一区二区三区| 视频在线在亚洲| 欧美精品一区二区三区蜜臀| 大胆亚洲人体视频| 亚洲蜜臀av乱码久久精品蜜桃| 欧美中文字幕久久| 麻豆精品视频在线观看| 欧美国产激情二区三区| 在线观看国产一区二区| 石原莉奈在线亚洲二区| www国产成人免费观看视频 深夜成人网| 国产成人h网站| 亚洲国产综合91精品麻豆 | 日韩一区二区三区在线观看| 激情综合色综合久久|