亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? ddr_clk.csf.rpt

?? vhdl編寫的一個完整工程
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
DDR_CLK - Quartus II Compilation Report File
-------------------------------------------------------------------------------

+-------------------------------------------------------------------------------------------------------------------------+
|Report Information                                                                                                       |
+------------------+------------------------------------------------------------------------------------------------------+
|Project           |D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\db\DDR_CLK.quartus_db|
|Compiler Settings |DDR_CLK                                                                                               |
|Quartus II Version|2.0 Build 204 03/26/2002 SP 1                                                                         |
+------------------+------------------------------------------------------------------------------------------------------+

Table of Contents
    Compilation Report
        Legal Notice
        Project Settings
            General Settings
        Results for "DDR_CLK" Compiler Settings
            Summary
            Compiler Settings
            Messages
            Hierarchy
            Post-Synthesis Resource Utilization by Entity
            Device Options
            Equations
            Floorplan View
            Pin-Out File
            Resource Section
                Resource Usage Summary
                Input Pins
                Output Pins
                All Package Pins
                Control Signals
                Non-Global High Fan-Out Signals
                PLL Summary
                PLL Usage
                LAB and Routing Section
                    Interconnect Usage Summary
            Timing Analyses
                Timing Settings
                tco (Clock to Output Delays)
            Processing Time

+-----------------------------------------------------------------------------+
|Legal Notice                                                                 |
+-----------------------------------------------------------------------------+
Copyright (C) 1991-2002 Altera Corporation
Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
support information,  device programming or simulation file,  and any other
associated  documentation or information  provided by  Altera  or a partner
under  Altera's   Megafunction   Partnership   Program  may  be  used  only
to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
other  use  of such  megafunction  design,  netlist,  support  information,
device programming or simulation file,  or any other  related documentation
or information  is prohibited  for  any  other purpose,  including, but not
limited to  modification,  reverse engineering,  de-compiling, or use  with
any other  silicon devices,  unless such use is  explicitly  licensed under
a separate agreement with  Altera  or a megafunction partner.  Title to the
intellectual property,  including patents,  copyrights,  trademarks,  trade
secrets,  or maskworks,  embodied in any such megafunction design, netlist,
support  information,  device programming or simulation file,  or any other
related documentation or information provided by  Altera  or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.


+-----------------------------------------------------------------------------+
|General Settings                                                             |
+-----------------------------------------------------------------------------+
+-----------------+-------------------+
|Option           |Setting            |
+-----------------+-------------------+
|Start date & time|06/20/2002 08:50:49|
|Main task        |Compilation        |
|Settings name    |DDR_CLK            |
+-----------------+-------------------+

+-----------------------------------------------------------------------------+
|Summary                                                                      |
+-----------------------------------------------------------------------------+
+-----------------------------------+---------------------------------------------+
|Processing status                  |Fitting Successful - Thu Jun 20 08:52:02 2002|
|Timing requirements/analysis status|No requirements                              |
|Chip name                          |DDR_CLK                                      |
|Device name                        |EP1S10F780C7                                 |
|Total logic elements               |0 / 10,570 ( 0 % )                           |
|Total pins                         |10 / 426 ( 2 % )                             |
|Total memory bits                  |0 / 920,448 ( 0 % )                          |
|DSP block 9-bit elements           |0 / 48 ( 0 % )                               |
+-----------------------------------+---------------------------------------------+

+-----------------------------------------------------------------------------+
|Compiler Settings                                                            |
+-----------------------------------------------------------------------------+
+------------------------------------------+------------------+
|Option                                    |Setting           |
+------------------------------------------+------------------+
|Chip name                                 |DDR_CLK           |
|Family name                               |Stratix           |
|Focus entity name                         ||DDR_CLK          |
|Device                                    |EP1S10F780C7      |
|Compilation mode                          |Full              |
|Disk space/compilation speed tradeoff     |Normal            |
|Preserve fewer node names                 |On                |
|Optimize timing                           |Normal Compilation|
|Optimize IOC register placement for timing|On                |
|Generate timing analyses                  |On                |
|Fast Fit compilation                      |Off               |
|SignalProbe compilation                   |Off               |
+------------------------------------------+------------------+

+-----------------------------------------------------------------------------+
|Messages                                                                     |
+-----------------------------------------------------------------------------+
Info: Found 1 design units and 1 entities in source file D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\DDR_CLK.bdf
  Info: Found entity 1: DDR_CLK
Info: Found 0 design units and 0 entities in source file D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\DDR_CLK.vwf
Info: Found 1 design units and 1 entities in source file D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\ddr_pll.tdf
  Info: Found entity 1: ddr_pll
Info: Found 1 design units and 1 entities in source file D:\quartus_20\libraries\megafunctions\altpll.tdf
  Info: Found entity 1: altpll
Info: Implemented 8 device resources
  Info: Implemented 2 input pins
  Info: Implemented 5 output pins
  Info: Implemented 1 ClockLock PLLs
Info: Selected device EP1S10F780C7 for design DDR_CLK
Info: Compensating output pin e0, which is fed by extclk0 port of enhanced PLL ddr_pll:inst|altpll:altpll_component|pll
Info: Chose type Enhanced for Auto type PLL ddr_pll:inst|altpll:altpll_component|pll
Info: Can implement multiplication and division for ClockLock PLL ddr_pll:inst|altpll:altpll_component|pll
  Info: Implementing clock multiplication of 5, clock division of 1, and phase shift of 0 degrees (0 ps) for ddr_pll:inst|altpll:altpll_component|_extclk0 port
  Info: Implementing clock multiplication of 5, clock division of 1, and phase shift of 0 degrees (0 ps) for ddr_pll:inst|altpll:altpll_component|_extclk1 port
  Info: Implementing clock multiplication of 5, clock division of 1, and phase shift of 0 degrees (0 ps) for ddr_pll:inst|altpll:altpll_component|_extclk2 port
  Info: Implementing clock multiplication of 5, clock division of 1, and phase shift of 0 degrees (0 ps) for ddr_pll:inst|altpll:altpll_component|_extclk3 port
Info: Compilation Report contains advance information. Specifications for device EP1S10F780C7 are subject to change. Contact Altera for information on availability. No programming file will be generated.
Warning: Timing characteristics of device EP1S10F780C7 are preliminary
Info: Found complex timing assignments. Calculating slack delays instead of fmax.
Info: No valid register-to-register paths exist for clock ddr_pll:inst|altpll:altpll_component|_extclk0
Info: No valid register-to-register paths exist for clock ddr_pll:inst|altpll:altpll_component|_extclk1
Info: No valid register-to-register paths exist for clock ddr_pll:inst|altpll:altpll_component|_extclk2
Info: No valid register-to-register paths exist for clock ddr_pll:inst|altpll:altpll_component|_extclk3
Info: Design DDR_CLK: Full compilation was successful. 0 errors, 1 warning

+-----------------------------------------------------------------------------+
|Hierarchy                                                                    |
+-----------------------------------------------------------------------------+
CompileHierarchy
  DDR_CLK
    ddr_pll:inst
      altpll:altpll_component

+-----------------------------------------------------------------------------+
|Post-Synthesis Resource Utilization by Entity                                |
+-----------------------------------------------------------------------------+
+-------------------------------+-----------+---------+---------------+------------+----+---------------------------------------------+
|Compilation Hierarchy Node     |Logic Cells|Registers|Memory Segments|DSP Elements|Pins|Full Hierarchy Name                          |
+-------------------------------+-----------+---------+---------------+------------+----+---------------------------------------------+
||DDR_CLK                       |0          |0        |0              |0           |7   ||DDR_CLK                                     |
|   |ddr_pll:inst|              |0          |0        |0              |0           |0   ||DDR_CLK|ddr_pll:inst                        |
|      |altpll:altpll_component||0          |0        |0              |0           |0   ||DDR_CLK|ddr_pll:inst|altpll:altpll_component|
+-------------------------------+-----------+---------+---------------+------------+----+---------------------------------------------+

+-----------------------------------------------------------------------------+
|Device Options                                                               |
+-----------------------------------------------------------------------------+
+----------------------------------------------------------------+------------------------+
|Option                                                          |Setting                 |
+----------------------------------------------------------------+------------------------+
|Auto-restart configuration after error                          |Off                     |
|Release clears before tri-states                                |Off                     |
|Enable user-supplied start-up clock (CLKUSR)                    |Off                     |
|Enable device-wide reset (DEV_CLRn)                             |Off                     |
|Enable device-wide output enable (DEV_OE)                       |Off                     |
|Enable INIT_DONE output                                         |Off                     |
|Auto-increment JTAG user code for multiple configuration devices|On                      |
|Disable CONF_DONE and nSTATUS pull-ups on configuration device  |Off                     |
|Generate Tabular Text File (.ttf)                               |Off                     |
|Generate Raw Binary File (.rbf)                                 |Off                     |
|Generate Hexadecimal Output File (.hexout)                      |Off                     |
|Configuration scheme                                            |Passive Serial          |
|Hexadecimal Output File count direction                         |Up                      |
|JTAG user code for target device                                |0XFFFFFFFF              |
|JTAG user code for configuration device                         |0XFFFFFFFF              |
|Hexadecimal Output File start address                           |0                       |
|Reserve all unused pins                                         |As output driving ground|
|Configuration device                                            |EPC2                    |
|Use check sum as user code                                      |Off                     |
|Use check sum as user code for EPROM                            |Off                     |
+----------------------------------------------------------------+------------------------+

+-----------------------------------------------------------------------------+
|Equations                                                                    |
+-----------------------------------------------------------------------------+
The equations can be found in D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\DDR_CLK.eqn.

+-----------------------------------------------------------------------------+
|Floorplan View                                                               |
+-----------------------------------------------------------------------------+
Floorplan report data cannot be output to ASCII.
Please use Quartus II to view the floorplan report data.

+-----------------------------------------------------------------------------+
|Pin-Out File                                                                 |
+-----------------------------------------------------------------------------+
The pin-out file can be found in D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\DDR_CLK.pin.

+-----------------------------------------------------------------------------+
|Resource Usage Summary                                                       |
+-----------------------------------------------------------------------------+
+------------------------+----------------------------------------+
|Resource                |Usage                                   |
+------------------------+----------------------------------------+
|Logic cells             |0 / 10,570 ( 0 % )                      |
|Flipflops               |0 / 11,848 ( 0 % )                      |
|I/O pins                |10 / 426 ( 2 % )                        |
|Clock pins              |1                                       |
|Dedicated input pins    |0                                       |
|Global signals          |0                                       |
|M512s                   |0 / 94 ( 0 % )                          |
|M4Ks                    |0 / 60 ( 0 % )                          |
|MegaRAMs                |0 / 1 ( 0 % )                           |
|Total memory bits       |0 / 920,448 ( 0 % )                     |
|DSP block 9-bit elements|0 / 48 ( 0 % )                          |
|PLLs                    |1 / 6 ( 16 % )                          |
|Global clocks           |0 / 16 ( 0 % )                          |
|Regional clocks         |0 / 16 ( 0 % )                          |
|Fast regional clocks    |0 / 8 ( 0 % )                           |
|DIFFIOCLKs              |0 / 16 ( 0 % )                          |
|SERDES transmitters     |0 / 44 ( 0 % )                          |
|SERDES receivers        |0 / 44 ( 0 % )                          |
|Maximum fan-out node    |ddr_pll:inst|altpll:altpll_component|pll|
|Maximum fan-out         |5                                       |
|Total fan-out           |7                                       |
|Average fan-out         |0.64                                    |
+------------------------+----------------------------------------+

+-----------------------------------------------------------------------------+
|Input Pins                                                                   |
+-----------------------------------------------------------------------------+
+------+-----+------------+------------+-----------+---------------------+------------------+------+--------------+-------------+--------------+-----------+---------------+--------+------------+---------+--------------+--------------------------+
|Name  |Pin #|X coordinate|Y coordinate|Cell number|Combinational Fan-Out|Registered Fan-Out|Global|Input Register|Power Up High|Slow Slew Rate|Delay Chain|PCI I/O Enabled|Bus Hold|Weak Pull Up|Turbo Bit|I/O Standard  |OCT and Impedance Matching|
+------+-----+------------+------------+-----------+---------------------+------------------+------+--------------+-------------+--------------+-----------+---------------+--------+------------+---------+--------------+--------------------------+
|fbin  |H14  |25          |31          |0          |1                    |0                 |no    |no            |no           |no            |no         |no             |no      |Off         |no       |SSTL-2 Class I|Off                       |
|inclk0|K17  |21          |31          |2          |1                    |0                 |no    |no            |no           |no            |no         |no             |no      |Off         |no       |LVTTL         |Off                       |
+------+-----+------------+------------+-----------+---------------------+------------------+------+--------------+-------------+--------------+-----------+---------------+--------+------------+---------+--------------+--------------------------+

+-----------------------------------------------------------------------------+
|Output Pins                                                                  |
+-----------------------------------------------------------------------------+
+-------+-----+------------+------------+-----------+---------------+----------------------+-------------+--------------+---------------+---------------+----------+--------+------------+---------+-------------------+----------------+--------------------------+
|Name   |Pin #|X coordinate|Y coordinate|Cell number|Output Register|Output Enable Register|Power Up High|Slow Slew Rate|TCO Delay Chain|PCI I/O Enabled|Open Drain|Bus Hold|Weak Pull Up|Turbo Bit|I/O Standard       |Current Strength|OCT and Impedance Matching|
+-------+-----+------------+------------+-----------+---------------+----------------------+-------------+--------------+---------------+---------------+----------+--------+------------+---------+-------------------+----------------+--------------------------+
|e0     |E15  |25          |31          |4          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |SSTL-2 Class I     |Minimum Current |Off                       |
|e[1]   |K14  |25          |31          |2          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|e[1](n)|K15  |25          |31          |3          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|e[2]   |C15  |23          |31          |4          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|e[2](n)|B15  |23          |31          |5          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|e[3]   |K16  |23          |31          |2          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|e[3](n)|J16  |23          |31          |3          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|locked |J17  |21          |31          |3          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |LVTTL              |24mA            |Off                       |
+-------+-----+------------+------------+-----------+---------------+----------------------+-------------+--------------+---------------+---------------+----------+--------+------------+---------+-------------------+----------------+--------------------------+

+-----------------------------------------------------------------------------+
|All Package Pins                                                             |
+-----------------------------------------------------------------------------+
+-----+-------------+-------------------+
|Pin #|Usage        |I/O Standard       |
+-----+-------------+-------------------+
|G27  |GND*         |
|G28  |GND*         |
|K21  |GND*         |
|K22  |GND*         |
|H26  |GND*         |
|H25  |GND*         |
|L22  |GND*         |
|L21  |GND*         |
|H27  |GND*         |
|H28  |GND*         |
|L23  |GND*         |
|L24  |GND*         |
|E24  |GND          |
|J25  |GND*         |
|J26  |GND*         |
|L20  |GND*         |
|L19  |GND*         |
|J27  |GND*         |
|J28  |GND*         |
|M22  |GND*         |
|M21  |GND*         |
|K26  |GND*         |
|K25  |GND*         |
|M24  |GND*         |
|M23  |GND*         |
|K27  |GND*         |
|K28  |GND*         |
|M20  |GND*         |
|M19  |GND*         |
|L25  |GND*         |
|L26  |GND*         |
|N26  |GND*         |
|N25  |GND*         |
|L27  |GND*         |

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色婷婷精品久久二区二区蜜臂av| 欧美成人性战久久| 777午夜精品免费视频| 国产午夜亚洲精品不卡| 视频一区免费在线观看| 国产成人小视频| 91麻豆精品国产自产在线 | 99视频精品在线| 日韩欧美一级二级三级| 亚洲成人动漫一区| eeuss鲁片一区二区三区在线观看| 3atv一区二区三区| 亚洲一区二区四区蜜桃| a级精品国产片在线观看| 2020国产精品| 久久精品99国产国产精| 在线成人免费视频| 亚洲欧美国产三级| bt7086福利一区国产| 久久久久国产精品麻豆ai换脸| 日韩电影在线免费| 在线91免费看| 亚洲国产日日夜夜| 欧美午夜理伦三级在线观看| 亚洲欧洲在线观看av| 成人精品视频一区二区三区| 久久精品夜色噜噜亚洲aⅴ| 精品亚洲国产成人av制服丝袜 | 奇米在线7777在线精品| 欧美视频精品在线| 亚洲国产精品一区二区www在线| 91色综合久久久久婷婷| 国产精品国产三级国产| 成人动漫精品一区二区| 自拍偷拍欧美精品| 91视频观看免费| 一区二区在线观看av| 在线观看91视频| 亚洲亚洲精品在线观看| 欧美精品视频www在线观看| 日韩精品亚洲一区| 精品免费日韩av| 国产高清成人在线| 亚洲色图一区二区| 欧美色成人综合| 日韩精品亚洲专区| 国产偷v国产偷v亚洲高清| 成人久久18免费网站麻豆| 亚洲欧美日韩中文播放| 欧美三级欧美一级| 精品一区二区三区日韩| 国产精品国产三级国产普通话99 | 亚洲综合一二区| 欧美亚洲高清一区二区三区不卡| 午夜精品久久久久久不卡8050| 欧美裸体一区二区三区| 国产一区二区久久| 亚洲视频每日更新| 在线成人免费观看| 粉嫩13p一区二区三区| 一区二区国产视频| 精品少妇一区二区三区视频免付费| 国产美女久久久久| 一区二区在线观看免费视频播放 | 91美女蜜桃在线| 中文字幕亚洲不卡| 欧美日韩免费观看一区三区| 麻豆成人综合网| 国产精品乱码久久久久久| 欧美三级日韩三级| 成人免费视频国产在线观看| 亚洲一区在线观看网站| 久久久久久**毛片大全| 欧美色图片你懂的| 国产一区二区免费看| 亚洲一二三四在线| 久久久久久黄色| 欧美日韩一级片在线观看| 国产精品资源站在线| 亚洲一级二级在线| 中文字幕在线观看一区| 91精品国产乱码久久蜜臀| 成人短视频下载| 韩国精品主播一区二区在线观看| 亚洲精品国产一区二区精华液 | 国产真实乱对白精彩久久| 亚洲品质自拍视频| 久久色中文字幕| 欧美日韩高清在线| 色嗨嗨av一区二区三区| 国产成人8x视频一区二区| 首页国产欧美久久| 一区二区三区视频在线观看| 国产欧美精品一区二区三区四区| 欧美一区二区在线观看| 欧美视频一区二区| 91偷拍与自偷拍精品| 国产精一区二区三区| 美女一区二区三区| 性感美女久久精品| 亚洲第一福利一区| 一区二区欧美视频| 亚洲在线视频免费观看| 综合电影一区二区三区 | 日韩在线一区二区三区| 亚洲欧美一区二区三区极速播放| 中文字幕乱码亚洲精品一区| 久久无码av三级| 久久久国产精华| 欧美不卡视频一区| 日韩欧美色综合网站| 欧美一区二区国产| 制服丝袜国产精品| 欧美一区二区视频在线观看2020 | 精品国产免费人成在线观看| 欧美成人乱码一区二区三区| 日韩欧美亚洲国产精品字幕久久久| 3d成人h动漫网站入口| 欧美一区中文字幕| 日韩视频一区二区三区 | 麻豆91精品91久久久的内涵| 日韩电影在线一区二区| 日韩vs国产vs欧美| 蜜桃一区二区三区在线| 久久99精品国产| 国产成人精品一区二区三区四区| 国产成人超碰人人澡人人澡| 国产激情精品久久久第一区二区 | 亚洲国产精品一区二区www在线| 亚洲午夜三级在线| 麻豆91在线观看| 成人网在线免费视频| 99re亚洲国产精品| 欧美在线free| 宅男在线国产精品| 国产蜜臀av在线一区二区三区| √…a在线天堂一区| 亚洲一区在线视频观看| 捆绑紧缚一区二区三区视频| 国产精品一区二区男女羞羞无遮挡 | 大胆亚洲人体视频| 欧美性色黄大片| 精品国产免费视频| 亚洲视频精选在线| 三级成人在线视频| 懂色av中文一区二区三区| 高清成人免费视频| 欧美高清激情brazzers| 欧美国产精品v| 717成人午夜免费福利电影| 日韩精品一区二区在线| 国产精品免费aⅴ片在线观看| 亚洲女性喷水在线观看一区| 日本亚洲免费观看| 成人激情免费网站| 在线91免费看| 中文字幕在线不卡一区| 日韩av一级片| 不卡在线视频中文字幕| 777亚洲妇女| 日韩码欧中文字| 久久国产精品99久久久久久老狼 | 亚洲v精品v日韩v欧美v专区 | 国产亚洲自拍一区| 亚洲综合在线电影| 精品中文字幕一区二区小辣椒| 91社区在线播放| 久久久www免费人成精品| 香蕉成人伊视频在线观看| 成人免费视频一区二区| 日韩精品一区二区三区蜜臀| 亚洲精品国产一区二区三区四区在线| 极品少妇xxxx偷拍精品少妇| 色丁香久综合在线久综合在线观看 | 国产精品久久久久婷婷| 久久99久久久欧美国产| 欧美午夜在线一二页| ㊣最新国产の精品bt伙计久久| 麻豆免费精品视频| 欧美高清hd18日本| 亚洲一级二级三级| 色中色一区二区| 国产精品网曝门| 国产精品亚洲午夜一区二区三区| 日韩一区二区免费在线电影| 亚洲福利视频一区| 色8久久精品久久久久久蜜| 国产精品成人免费精品自在线观看| 久久国产福利国产秒拍| 日韩欧美高清dvd碟片| 午夜一区二区三区视频| 一本色道久久综合亚洲aⅴ蜜桃| 国产精品免费av| 成人动漫av在线| 国产精品久久久久久久久晋中| 国产精品一区2区| 久久久五月婷婷| 国产精品77777| 国产亚洲精品资源在线26u| 国内精品伊人久久久久av影院|