亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? ddr_clk.csf.rpt

?? vhdl編寫的一個完整工程
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
DDR_CLK - Quartus II Compilation Report File
-------------------------------------------------------------------------------

+-------------------------------------------------------------------------------------------------------------------------+
|Report Information                                                                                                       |
+------------------+------------------------------------------------------------------------------------------------------+
|Project           |D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\db\DDR_CLK.quartus_db|
|Compiler Settings |DDR_CLK                                                                                               |
|Quartus II Version|2.0 Build 204 03/26/2002 SP 1                                                                         |
+------------------+------------------------------------------------------------------------------------------------------+

Table of Contents
    Compilation Report
        Legal Notice
        Project Settings
            General Settings
        Results for "DDR_CLK" Compiler Settings
            Summary
            Compiler Settings
            Messages
            Hierarchy
            Post-Synthesis Resource Utilization by Entity
            Device Options
            Equations
            Floorplan View
            Pin-Out File
            Resource Section
                Resource Usage Summary
                Input Pins
                Output Pins
                All Package Pins
                Control Signals
                Non-Global High Fan-Out Signals
                PLL Summary
                PLL Usage
                LAB and Routing Section
                    Interconnect Usage Summary
            Timing Analyses
                Timing Settings
                tco (Clock to Output Delays)
            Processing Time

+-----------------------------------------------------------------------------+
|Legal Notice                                                                 |
+-----------------------------------------------------------------------------+
Copyright (C) 1991-2002 Altera Corporation
Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
support information,  device programming or simulation file,  and any other
associated  documentation or information  provided by  Altera  or a partner
under  Altera's   Megafunction   Partnership   Program  may  be  used  only
to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
other  use  of such  megafunction  design,  netlist,  support  information,
device programming or simulation file,  or any other  related documentation
or information  is prohibited  for  any  other purpose,  including, but not
limited to  modification,  reverse engineering,  de-compiling, or use  with
any other  silicon devices,  unless such use is  explicitly  licensed under
a separate agreement with  Altera  or a megafunction partner.  Title to the
intellectual property,  including patents,  copyrights,  trademarks,  trade
secrets,  or maskworks,  embodied in any such megafunction design, netlist,
support  information,  device programming or simulation file,  or any other
related documentation or information provided by  Altera  or a megafunction
partner, remains with Altera, the megafunction partner, or their respective
licensors. No other licenses, including any licenses needed under any third
party's intellectual property, are provided herein.


+-----------------------------------------------------------------------------+
|General Settings                                                             |
+-----------------------------------------------------------------------------+
+-----------------+-------------------+
|Option           |Setting            |
+-----------------+-------------------+
|Start date & time|06/20/2002 08:50:49|
|Main task        |Compilation        |
|Settings name    |DDR_CLK            |
+-----------------+-------------------+

+-----------------------------------------------------------------------------+
|Summary                                                                      |
+-----------------------------------------------------------------------------+
+-----------------------------------+---------------------------------------------+
|Processing status                  |Fitting Successful - Thu Jun 20 08:52:02 2002|
|Timing requirements/analysis status|No requirements                              |
|Chip name                          |DDR_CLK                                      |
|Device name                        |EP1S10F780C7                                 |
|Total logic elements               |0 / 10,570 ( 0 % )                           |
|Total pins                         |10 / 426 ( 2 % )                             |
|Total memory bits                  |0 / 920,448 ( 0 % )                          |
|DSP block 9-bit elements           |0 / 48 ( 0 % )                               |
+-----------------------------------+---------------------------------------------+

+-----------------------------------------------------------------------------+
|Compiler Settings                                                            |
+-----------------------------------------------------------------------------+
+------------------------------------------+------------------+
|Option                                    |Setting           |
+------------------------------------------+------------------+
|Chip name                                 |DDR_CLK           |
|Family name                               |Stratix           |
|Focus entity name                         ||DDR_CLK          |
|Device                                    |EP1S10F780C7      |
|Compilation mode                          |Full              |
|Disk space/compilation speed tradeoff     |Normal            |
|Preserve fewer node names                 |On                |
|Optimize timing                           |Normal Compilation|
|Optimize IOC register placement for timing|On                |
|Generate timing analyses                  |On                |
|Fast Fit compilation                      |Off               |
|SignalProbe compilation                   |Off               |
+------------------------------------------+------------------+

+-----------------------------------------------------------------------------+
|Messages                                                                     |
+-----------------------------------------------------------------------------+
Info: Found 1 design units and 1 entities in source file D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\DDR_CLK.bdf
  Info: Found entity 1: DDR_CLK
Info: Found 0 design units and 0 entities in source file D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\DDR_CLK.vwf
Info: Found 1 design units and 1 entities in source file D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\ddr_pll.tdf
  Info: Found entity 1: ddr_pll
Info: Found 1 design units and 1 entities in source file D:\quartus_20\libraries\megafunctions\altpll.tdf
  Info: Found entity 1: altpll
Info: Implemented 8 device resources
  Info: Implemented 2 input pins
  Info: Implemented 5 output pins
  Info: Implemented 1 ClockLock PLLs
Info: Selected device EP1S10F780C7 for design DDR_CLK
Info: Compensating output pin e0, which is fed by extclk0 port of enhanced PLL ddr_pll:inst|altpll:altpll_component|pll
Info: Chose type Enhanced for Auto type PLL ddr_pll:inst|altpll:altpll_component|pll
Info: Can implement multiplication and division for ClockLock PLL ddr_pll:inst|altpll:altpll_component|pll
  Info: Implementing clock multiplication of 5, clock division of 1, and phase shift of 0 degrees (0 ps) for ddr_pll:inst|altpll:altpll_component|_extclk0 port
  Info: Implementing clock multiplication of 5, clock division of 1, and phase shift of 0 degrees (0 ps) for ddr_pll:inst|altpll:altpll_component|_extclk1 port
  Info: Implementing clock multiplication of 5, clock division of 1, and phase shift of 0 degrees (0 ps) for ddr_pll:inst|altpll:altpll_component|_extclk2 port
  Info: Implementing clock multiplication of 5, clock division of 1, and phase shift of 0 degrees (0 ps) for ddr_pll:inst|altpll:altpll_component|_extclk3 port
Info: Compilation Report contains advance information. Specifications for device EP1S10F780C7 are subject to change. Contact Altera for information on availability. No programming file will be generated.
Warning: Timing characteristics of device EP1S10F780C7 are preliminary
Info: Found complex timing assignments. Calculating slack delays instead of fmax.
Info: No valid register-to-register paths exist for clock ddr_pll:inst|altpll:altpll_component|_extclk0
Info: No valid register-to-register paths exist for clock ddr_pll:inst|altpll:altpll_component|_extclk1
Info: No valid register-to-register paths exist for clock ddr_pll:inst|altpll:altpll_component|_extclk2
Info: No valid register-to-register paths exist for clock ddr_pll:inst|altpll:altpll_component|_extclk3
Info: Design DDR_CLK: Full compilation was successful. 0 errors, 1 warning

+-----------------------------------------------------------------------------+
|Hierarchy                                                                    |
+-----------------------------------------------------------------------------+
CompileHierarchy
  DDR_CLK
    ddr_pll:inst
      altpll:altpll_component

+-----------------------------------------------------------------------------+
|Post-Synthesis Resource Utilization by Entity                                |
+-----------------------------------------------------------------------------+
+-------------------------------+-----------+---------+---------------+------------+----+---------------------------------------------+
|Compilation Hierarchy Node     |Logic Cells|Registers|Memory Segments|DSP Elements|Pins|Full Hierarchy Name                          |
+-------------------------------+-----------+---------+---------------+------------+----+---------------------------------------------+
||DDR_CLK                       |0          |0        |0              |0           |7   ||DDR_CLK                                     |
|   |ddr_pll:inst|              |0          |0        |0              |0           |0   ||DDR_CLK|ddr_pll:inst                        |
|      |altpll:altpll_component||0          |0        |0              |0           |0   ||DDR_CLK|ddr_pll:inst|altpll:altpll_component|
+-------------------------------+-----------+---------+---------------+------------+----+---------------------------------------------+

+-----------------------------------------------------------------------------+
|Device Options                                                               |
+-----------------------------------------------------------------------------+
+----------------------------------------------------------------+------------------------+
|Option                                                          |Setting                 |
+----------------------------------------------------------------+------------------------+
|Auto-restart configuration after error                          |Off                     |
|Release clears before tri-states                                |Off                     |
|Enable user-supplied start-up clock (CLKUSR)                    |Off                     |
|Enable device-wide reset (DEV_CLRn)                             |Off                     |
|Enable device-wide output enable (DEV_OE)                       |Off                     |
|Enable INIT_DONE output                                         |Off                     |
|Auto-increment JTAG user code for multiple configuration devices|On                      |
|Disable CONF_DONE and nSTATUS pull-ups on configuration device  |Off                     |
|Generate Tabular Text File (.ttf)                               |Off                     |
|Generate Raw Binary File (.rbf)                                 |Off                     |
|Generate Hexadecimal Output File (.hexout)                      |Off                     |
|Configuration scheme                                            |Passive Serial          |
|Hexadecimal Output File count direction                         |Up                      |
|JTAG user code for target device                                |0XFFFFFFFF              |
|JTAG user code for configuration device                         |0XFFFFFFFF              |
|Hexadecimal Output File start address                           |0                       |
|Reserve all unused pins                                         |As output driving ground|
|Configuration device                                            |EPC2                    |
|Use check sum as user code                                      |Off                     |
|Use check sum as user code for EPROM                            |Off                     |
+----------------------------------------------------------------+------------------------+

+-----------------------------------------------------------------------------+
|Equations                                                                    |
+-----------------------------------------------------------------------------+
The equations can be found in D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\DDR_CLK.eqn.

+-----------------------------------------------------------------------------+
|Floorplan View                                                               |
+-----------------------------------------------------------------------------+
Floorplan report data cannot be output to ASCII.
Please use Quartus II to view the floorplan report data.

+-----------------------------------------------------------------------------+
|Pin-Out File                                                                 |
+-----------------------------------------------------------------------------+
The pin-out file can be found in D:\Data\Technical Marketing\Yeager\MFUG\examples\altpll\complete_project\ddr_clk\DDR_CLK.pin.

+-----------------------------------------------------------------------------+
|Resource Usage Summary                                                       |
+-----------------------------------------------------------------------------+
+------------------------+----------------------------------------+
|Resource                |Usage                                   |
+------------------------+----------------------------------------+
|Logic cells             |0 / 10,570 ( 0 % )                      |
|Flipflops               |0 / 11,848 ( 0 % )                      |
|I/O pins                |10 / 426 ( 2 % )                        |
|Clock pins              |1                                       |
|Dedicated input pins    |0                                       |
|Global signals          |0                                       |
|M512s                   |0 / 94 ( 0 % )                          |
|M4Ks                    |0 / 60 ( 0 % )                          |
|MegaRAMs                |0 / 1 ( 0 % )                           |
|Total memory bits       |0 / 920,448 ( 0 % )                     |
|DSP block 9-bit elements|0 / 48 ( 0 % )                          |
|PLLs                    |1 / 6 ( 16 % )                          |
|Global clocks           |0 / 16 ( 0 % )                          |
|Regional clocks         |0 / 16 ( 0 % )                          |
|Fast regional clocks    |0 / 8 ( 0 % )                           |
|DIFFIOCLKs              |0 / 16 ( 0 % )                          |
|SERDES transmitters     |0 / 44 ( 0 % )                          |
|SERDES receivers        |0 / 44 ( 0 % )                          |
|Maximum fan-out node    |ddr_pll:inst|altpll:altpll_component|pll|
|Maximum fan-out         |5                                       |
|Total fan-out           |7                                       |
|Average fan-out         |0.64                                    |
+------------------------+----------------------------------------+

+-----------------------------------------------------------------------------+
|Input Pins                                                                   |
+-----------------------------------------------------------------------------+
+------+-----+------------+------------+-----------+---------------------+------------------+------+--------------+-------------+--------------+-----------+---------------+--------+------------+---------+--------------+--------------------------+
|Name  |Pin #|X coordinate|Y coordinate|Cell number|Combinational Fan-Out|Registered Fan-Out|Global|Input Register|Power Up High|Slow Slew Rate|Delay Chain|PCI I/O Enabled|Bus Hold|Weak Pull Up|Turbo Bit|I/O Standard  |OCT and Impedance Matching|
+------+-----+------------+------------+-----------+---------------------+------------------+------+--------------+-------------+--------------+-----------+---------------+--------+------------+---------+--------------+--------------------------+
|fbin  |H14  |25          |31          |0          |1                    |0                 |no    |no            |no           |no            |no         |no             |no      |Off         |no       |SSTL-2 Class I|Off                       |
|inclk0|K17  |21          |31          |2          |1                    |0                 |no    |no            |no           |no            |no         |no             |no      |Off         |no       |LVTTL         |Off                       |
+------+-----+------------+------------+-----------+---------------------+------------------+------+--------------+-------------+--------------+-----------+---------------+--------+------------+---------+--------------+--------------------------+

+-----------------------------------------------------------------------------+
|Output Pins                                                                  |
+-----------------------------------------------------------------------------+
+-------+-----+------------+------------+-----------+---------------+----------------------+-------------+--------------+---------------+---------------+----------+--------+------------+---------+-------------------+----------------+--------------------------+
|Name   |Pin #|X coordinate|Y coordinate|Cell number|Output Register|Output Enable Register|Power Up High|Slow Slew Rate|TCO Delay Chain|PCI I/O Enabled|Open Drain|Bus Hold|Weak Pull Up|Turbo Bit|I/O Standard       |Current Strength|OCT and Impedance Matching|
+-------+-----+------------+------------+-----------+---------------+----------------------+-------------+--------------+---------------+---------------+----------+--------+------------+---------+-------------------+----------------+--------------------------+
|e0     |E15  |25          |31          |4          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |SSTL-2 Class I     |Minimum Current |Off                       |
|e[1]   |K14  |25          |31          |2          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|e[1](n)|K15  |25          |31          |3          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|e[2]   |C15  |23          |31          |4          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|e[2](n)|B15  |23          |31          |5          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|e[3]   |K16  |23          |31          |2          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|e[3](n)|J16  |23          |31          |3          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |Differential SSTL-2|Minimum Current |Off                       |
|locked |J17  |21          |31          |3          |no             |no                    |no           |no            |no             |no             |no        |no      |Off         |no       |LVTTL              |24mA            |Off                       |
+-------+-----+------------+------------+-----------+---------------+----------------------+-------------+--------------+---------------+---------------+----------+--------+------------+---------+-------------------+----------------+--------------------------+

+-----------------------------------------------------------------------------+
|All Package Pins                                                             |
+-----------------------------------------------------------------------------+
+-----+-------------+-------------------+
|Pin #|Usage        |I/O Standard       |
+-----+-------------+-------------------+
|G27  |GND*         |
|G28  |GND*         |
|K21  |GND*         |
|K22  |GND*         |
|H26  |GND*         |
|H25  |GND*         |
|L22  |GND*         |
|L21  |GND*         |
|H27  |GND*         |
|H28  |GND*         |
|L23  |GND*         |
|L24  |GND*         |
|E24  |GND          |
|J25  |GND*         |
|J26  |GND*         |
|L20  |GND*         |
|L19  |GND*         |
|J27  |GND*         |
|J28  |GND*         |
|M22  |GND*         |
|M21  |GND*         |
|K26  |GND*         |
|K25  |GND*         |
|M24  |GND*         |
|M23  |GND*         |
|K27  |GND*         |
|K28  |GND*         |
|M20  |GND*         |
|M19  |GND*         |
|L25  |GND*         |
|L26  |GND*         |
|N26  |GND*         |
|N25  |GND*         |
|L27  |GND*         |

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲影院久久精品| 欧美日韩国产综合久久| caoporn国产精品| 91网站视频在线观看| 欧美自拍偷拍午夜视频| 日韩免费电影网站| 国产精品美女久久久久久久久久久 | 国产一区二区91| 国产一区91精品张津瑜| 91女人视频在线观看| 欧美丰满高潮xxxx喷水动漫| 久久久久久**毛片大全| 亚洲精品自拍动漫在线| 免费久久99精品国产| 成人午夜碰碰视频| 欧美午夜不卡在线观看免费| 久久久另类综合| 亚洲在线一区二区三区| 精品在线一区二区| 色8久久精品久久久久久蜜| 欧美一级片在线观看| 国产精品久久三区| 麻豆成人av在线| 色狠狠色狠狠综合| 久久久高清一区二区三区| 亚洲美女屁股眼交3| 韩国女主播一区| 欧美特级限制片免费在线观看| 精品国产三级电影在线观看| 亚洲精品视频在线观看免费| 精品一区在线看| 在线观看欧美黄色| 中文无字幕一区二区三区 | 色综合一个色综合| 精品成人一区二区三区四区| 亚洲国产日韩a在线播放| 国产精品一品二品| 欧美一卡二卡三卡四卡| 亚洲另类色综合网站| 国产精品99久久久久久似苏梦涵| 欧美美女一区二区三区| 亚洲视频每日更新| 国产一区二区福利| 欧美美女激情18p| 亚洲精品亚洲人成人网| 高清av一区二区| 精品乱码亚洲一区二区不卡| 亚洲成人精品影院| 91污在线观看| 国产精品色在线观看| 国产一区在线观看麻豆| 在线成人av网站| 亚洲综合无码一区二区| av在线不卡免费看| 久久久91精品国产一区二区三区| 日本美女一区二区| 欧美熟乱第一页| 一区二区三区资源| 91片在线免费观看| 国产精品视频麻豆| 盗摄精品av一区二区三区| 久久婷婷国产综合精品青草| 蜜桃视频在线观看一区| 欧美男同性恋视频网站| 亚洲一卡二卡三卡四卡五卡| 一本久久a久久精品亚洲 | 91久久线看在观草草青青| 国产精品三级在线观看| 成人性视频免费网站| 国产欧美日韩中文久久| 国产在线视视频有精品| 精品国产欧美一区二区| 久久国产精品99精品国产| 欧美一区二区三区四区五区| 亚洲午夜激情网站| 欧美性猛交xxxx乱大交退制版| 亚洲美女免费在线| 欧美午夜精品一区二区蜜桃| 午夜伊人狠狠久久| 欧美一区二区视频免费观看| 婷婷六月综合网| 日韩欧美你懂的| 极品少妇一区二区三区精品视频 | 午夜亚洲国产au精品一区二区| 91高清在线观看| 亚洲一区二区三区四区在线 | 亚洲久本草在线中文字幕| 色诱视频网站一区| 亚洲国产精品综合小说图片区| 欧美伊人久久久久久午夜久久久久| 一区二区三区欧美视频| 91电影在线观看| 亚洲超碰精品一区二区| 日韩一二三区视频| 国产精品综合一区二区| 国产日韩欧美精品综合| 91蜜桃免费观看视频| 一二三四社区欧美黄| 欧美日高清视频| 精品综合免费视频观看| 国产欧美一区二区三区在线看蜜臀| 成人午夜在线播放| 亚洲精选在线视频| 日韩亚洲国产中文字幕欧美| 国产一区二区美女诱惑| 亚洲色图制服丝袜| 7777精品伊人久久久大香线蕉完整版| 日本亚洲三级在线| 欧美高清在线精品一区| 一本一本大道香蕉久在线精品| 午夜欧美在线一二页| 久久久久国产一区二区三区四区| 成人av在线一区二区三区| 亚洲一区二区欧美日韩| 日韩女优电影在线观看| 成人免费毛片片v| 亚洲成国产人片在线观看| 久久久美女毛片| 日本韩国一区二区三区视频| 久久精品99国产精品| 中文字幕色av一区二区三区| 欧美精品免费视频| 国产99久久久精品| 天天综合网天天综合色| 国产夜色精品一区二区av| 欧美亚洲一区三区| 国内久久精品视频| 樱桃视频在线观看一区| 日韩精品一区二区三区在线观看| 成人av动漫在线| 奇米影视在线99精品| 国产精品婷婷午夜在线观看| 在线播放中文一区| 99久久亚洲一区二区三区青草| 日韩激情中文字幕| 日韩毛片高清在线播放| 欧美成人一区二区三区| 91久久精品一区二区三| 国产精品一品二品| 日本成人中文字幕在线视频| 综合久久综合久久| www亚洲一区| 欧美日韩三级在线| www.综合网.com| 久久99精品国产麻豆婷婷洗澡| 自拍偷拍亚洲综合| 久久久久国产一区二区三区四区| 欧美日韩一区在线| 99在线精品一区二区三区| 狠狠久久亚洲欧美| 日韩电影一区二区三区四区| 亚洲人成7777| 亚洲国产精品成人综合| 日韩欧美的一区二区| 欧美三级电影网站| 99久久国产综合精品麻豆| 国模无码大尺度一区二区三区| 丝袜亚洲另类欧美| 一二三四社区欧美黄| 一区视频在线播放| 久久精品亚洲精品国产欧美| 日韩一本二本av| 欧美一区二区三区在线观看| 欧美日韩一区二区三区免费看| 99re热视频精品| 成人免费毛片片v| 国产高清一区日本| 国产精品乡下勾搭老头1| 伦理电影国产精品| 爽好久久久欧美精品| 亚洲午夜一区二区| 亚洲黄色性网站| 亚洲综合小说图片| 亚洲尤物在线视频观看| 亚洲另类一区二区| 夜夜嗨av一区二区三区网页 | 成人精品电影在线观看| 国产一区二区精品久久91| 久久99久国产精品黄毛片色诱| 日本三级亚洲精品| 日韩精品五月天| 男女男精品网站| 免费不卡在线视频| 蜜臀av性久久久久蜜臀aⅴ| 热久久国产精品| 蜜臀av性久久久久蜜臀aⅴ流畅 | www欧美成人18+| 精品美女一区二区三区| 欧美精品一区二区久久婷婷| 精品精品国产高清一毛片一天堂| 欧美一区二区精品| 欧美成va人片在线观看| 亚洲精品在线一区二区| 久久色.com| 欧美国产97人人爽人人喊| 亚洲欧洲精品一区二区三区不卡| 成人欧美一区二区三区小说| 亚洲免费在线视频一区 二区| 亚洲激情图片小说视频| 亚洲不卡在线观看|