亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? count60_show.rpt

?? 自動售貨機 帶選擇商品,找零,退幣,無貨提示,單價顯示,選擇數量等空能
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                                  d:\vhdl3\count60_show.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/07/2005 12:45:40

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


COUNT60_SHOW


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

count60_show
      EP1K10TC100-1        6      14     0    0         0  %    50       8  %

User Pins:                 6      14     0  



Device-Specific Information:                         d:\vhdl3\count60_show.rpt
count60_show

***** Logic for device 'count60_show' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R     R           R R R R   R R R R R R    
                  E E E E     E           E E E E   E E E E E E    
                  S S S S     S V         S S S S   S S S S S S ^  
                  E E E E     E C i i i   E E E E V E E E E E E D  
                # R R R R     R C n n n   R R R R C R R R R R R A  
                T V V V V G   V I t t t G V V V V C V V V V V V T  
                C E E E E N e E N e e e N E E E E I E E E E E E A  
                K D D D D D 2 D T 3 0 1 D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
        f1 |  5                                                    71 | f2 
        a1 |  6                                                    70 | b1 
        e1 |  7                                                    69 | g1 
        b2 |  8                                                    68 | g2 
        d2 |  9                                                    67 | VCCIO 
        a2 | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
  RESERVED | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                c R c d R R R R R V G V i i i G G R V R R R R R R  
                1 E 2 1 E E E E E C N C n n n N N E C E E E E E E  
                  S     S S S S S C D C t t t D D S C S S S S S S  
                  E     E E E E E I   _ e e e _   E I E E E E E E  
                  R     R R R R R N   C 5 2 4 C   R O R R R R R R  
                  V     V V V V V T   K       K   V   V V V V V V  
                  E     E E E E E     L       L   E   E E E E E E  
                  D     D D D D D     K       K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                         d:\vhdl3\count60_show.rpt
count60_show

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A14      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2       6/22( 27%)   
A18      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      10/22( 45%)   
A19      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    0/2    0/2       6/22( 27%)   
A20      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    0/2    0/2       7/22( 31%)   
A21      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2       3/22( 13%)   
A22      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2      10/22( 45%)   
A23      8/ 8(100%)   1/ 8( 12%)   2/ 8( 25%)    0/2    0/2      12/22( 54%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            14/60     ( 23%)
Total logic cells used:                         50/576    (  8%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.58/4    ( 89%)
Total fan-in:                                 179/2304    (  7%)

Total input pins required:                       6
Total input I/O cell registers required:         0
Total output pins required:                     14
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     50
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        26/ 576   (  4%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   8   8   8   2   8   8   0     50/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   8   8   8   2   8   8   0     50/0  



Device-Specific Information:                         d:\vhdl3\count60_show.rpt
count60_show

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  90      -     -    -    --      INPUT             ^    0    0    0   10  inte0
  89      -     -    -    --      INPUT             ^    0    0    0   14  inte1
  39      -     -    -    --      INPUT             ^    0    0    0   14  inte2
  91      -     -    -    --      INPUT             ^    0    0    0   15  inte3
  40      -     -    -    --      INPUT             ^    0    0    0   15  inte4
  38      -     -    -    --      INPUT             ^    0    0    0   20  inte5


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         d:\vhdl3\count60_show.rpt
count60_show

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   6      -     -    A    --     OUTPUT                 0    1    0    0  a1
  10      -     -    A    --     OUTPUT                 0    1    0    0  a2
  70      -     -    A    --     OUTPUT                 0    1    0    0  b1
   8      -     -    A    --     OUTPUT                 0    1    0    0  b2
  26      -     -    -    23     OUTPUT                 0    1    0    0  c1
  28      -     -    -    20     OUTPUT                 0    1    0    0  c2
  29      -     -    -    19     OUTPUT                 0    1    0    0  d1
   9      -     -    A    --     OUTPUT                 0    1    0    0  d2
   7      -     -    A    --     OUTPUT                 0    1    0    0  e1
  94      -     -    -    19     OUTPUT                 0    1    0    0  e2
   5      -     -    A    --     OUTPUT                 0    1    0    0  f1
  71      -     -    A    --     OUTPUT                 0    1    0    0  f2
  69      -     -    A    --     OUTPUT                 0    1    0    0  g1
  68      -     -    A    --     OUTPUT                 0    1    0    0  g2


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         d:\vhdl3\count60_show.rpt
count60_show

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    A    19        OR2    s           2    2    0    1  ~309~1
   -      7     -    A    14        OR2    s   !       3    0    0    1  ~309~2
   -      2     -    A    14        OR2    s   !       2    2    0    5  ~309~3
   -      5     -    A    22        OR2    s   !       4    0    0    2  ~349~1
   -      5     -    A    14        OR2    s           4    0    0    2  ~390~1
   -      6     -    A    14        OR2    s           4    0    0    1  ~471~1
   -      3     -    A    14        OR2    s           1    2    0    6  ~471~2
   -      7     -    A    20       AND2                1    1    0    1  :471
   -      8     -    A    22        OR2                1    2    0    1  :555
   -      5     -    A    19        OR2    s   !       3    0    0    1  ~579~1
   -      4     -    A    23       AND2    s           3    1    0    1  ~618~1
   -      5     -    A    23        OR2    s           4    0    0    1  ~633~1
   -      6     -    A    23        OR2    s           2    2    0    3  ~633~2
   -      4     -    A    21        OR2    s           2    0    0    3  ~673~1
   -      1     -    A    21        OR2    s           1    1    0    1  ~673~2
   -      3     -    A    22        OR2        !       2    2    0    7  :714
   -      6     -    A    22        OR2    s           3    0    0    1  ~795~1
   -      7     -    A    22        OR2    s           2    2    0    2  ~795~2
   -      4     -    A    22        OR2        !       2    2    0    7  :795
   -      2     -    A    22        OR2                0    4    1    0  :796
   -      6     -    A    20        OR2    s           1    3    0    1  ~826~1
   -      3     -    A    20        OR2                0    4    1    0  :826
   -      2     -    A    23        OR2                1    3    1    0  :856
   -      8     -    A    14        OR2    s           4    0    0    1  ~870~1
   -      1     -    A    14        OR2    s           1    2    0    2  ~870~2
   -      4     -    A    20        OR2                1    3    0    1  :879
   -      8     -    A    20        OR2                0    4    1    0  :886
   -      7     -    A    23        OR2                1    2    0    1  :898
   -      8     -    A    23        OR2                1    3    0    1  :910
   -      3     -    A    23        OR2                0    3    1    0  :916
   -      2     -    A    20        OR2                1    2    0    2  :934
   -      1     -    A    20        OR2                0    4    1    0  :946
   -      1     -    A    23       AND2    s           0    1    0    5  ~970~1
   -      5     -    A    20        OR2                0    4    1    0  :978
   -      8     -    A    19        OR2    s           4    0    0    3  ~1117~1
   -      4     -    A    14        OR2    s           2    0    0    3  ~1117~2
   -      1     -    A    22        OR2        !       3    1    0    3  :1383
   -      4     -    A    18        OR2                1    3    0    2  :1384
   -      2     -    A    19        OR2    s           4    0    0    7  ~1516~1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产日韩成人精品| 国产欧美一区二区三区鸳鸯浴| 日韩国产精品久久| 亚洲国产精品激情在线观看| 在线国产亚洲欧美| 久久99精品网久久| 亚洲成人免费观看| 国产日韩欧美精品在线| 欧美午夜片在线观看| 国产精品一区免费在线观看| 亚洲免费三区一区二区| 久久亚洲精精品中文字幕早川悠里 | 激情文学综合丁香| 理论电影国产精品| 亚洲小说欧美激情另类| 久久久久久综合| 欧美xxx久久| 91黄色免费看| 美女性感视频久久| 亚洲一区二区高清| 亚洲视频一区二区免费在线观看| 精品国产123| 91精品国产全国免费观看| 色狠狠一区二区三区香蕉| 久久99九九99精品| 午夜视频一区二区| 午夜精品福利在线| 亚洲黄色免费网站| 成人欧美一区二区三区白人| 久久天堂av综合合色蜜桃网| 欧美日本在线一区| 欧美精品久久久久久久多人混战 | 久久国产三级精品| 日本色综合中文字幕| 亚洲成人精品在线观看| 亚洲美女在线一区| 亚洲国产成人私人影院tom| 国产婷婷色一区二区三区四区| 欧美一级高清片在线观看| 一本一道久久a久久精品| 99久久久久免费精品国产| 国产精品亚洲一区二区三区在线 | 色94色欧美sute亚洲13| 大桥未久av一区二区三区中文| 国产最新精品精品你懂的| 在线观看视频欧美| 调教+趴+乳夹+国产+精品| 中文字幕亚洲在| 色综合天天综合| 蜜臀av性久久久久蜜臀aⅴ流畅| 国产精品伦一区| 欧美区视频在线观看| 日韩一区二区免费在线观看| 国产精品一级在线| 三级在线观看一区二区| 天天影视网天天综合色在线播放 | 激情综合色播激情啊| 香港成人在线视频| 日本美女一区二区| 精品一区免费av| 狠狠狠色丁香婷婷综合激情| 国产精品一区久久久久| 国产91丝袜在线播放| 97成人超碰视| 亚洲美女视频在线| 国产精品国产a级| 亚洲天堂精品在线观看| 国产日产欧美一区二区视频| 久久综合久久综合久久| 亚洲欧洲精品一区二区三区不卡| 国产精品二三区| 日日夜夜免费精品视频| 精品在线观看免费| 亚洲欧美日韩综合aⅴ视频| 午夜日韩在线电影| 青青草一区二区三区| 国产99久久久久| 色噜噜狠狠一区二区三区果冻| 欧美日韩一区成人| 日韩一区二区免费在线观看| 欧美一二三四在线| 欧美激情中文不卡| 樱花影视一区二区| 久久99精品一区二区三区| 粉嫩av亚洲一区二区图片| 欧美日韩国产综合一区二区 | 日本久久一区二区三区| 欧美日韩国产综合一区二区三区| 久久夜色精品一区| 亚洲欧美成aⅴ人在线观看| 亚洲国产日韩a在线播放| 理论片日本一区| 99久久99久久综合| 日韩欧美亚洲国产精品字幕久久久| 日韩视频中午一区| 亚洲另类在线视频| 久久99精品国产91久久来源| 成人午夜免费电影| 欧美一区二区视频观看视频| 国产欧美日韩三区| 老司机免费视频一区二区三区| 成人ar影院免费观看视频| 91美女在线观看| 久久精品日韩一区二区三区| 亚洲精品乱码久久久久久黑人| 日韩午夜激情电影| 精品国产髙清在线看国产毛片| 亚洲一区二区在线观看视频| 欧美丝袜丝交足nylons图片| 精品国产一区二区三区不卡| 一区二区三区高清在线| 成年人国产精品| 7777精品伊人久久久大香线蕉经典版下载| 精品欧美乱码久久久久久1区2区| 亚洲与欧洲av电影| 首页国产欧美日韩丝袜| 欧洲精品在线观看| 国产精品99久久不卡二区| 成人涩涩免费视频| 日韩精品中文字幕一区| 中文字幕在线免费不卡| 风间由美一区二区av101| 欧美夫妻性生活| 午夜激情久久久| 91免费视频网址| 欧美电视剧在线观看完整版| 亚洲一区二区三区四区五区中文 | 亚洲一区二区三区美女| 亚洲一区二区三区精品在线| 91国产免费观看| 日本一区二区三区免费乱视频| 国产美女一区二区三区| 欧美人妖巨大在线| 亚洲二区视频在线| 在线观看精品一区| 综合网在线视频| 成人妖精视频yjsp地址| 国产日韩亚洲欧美综合| 国产麻豆精品在线观看| 欧美大胆人体bbbb| 免费高清不卡av| 日韩一二三区不卡| 免费观看在线综合| 欧美日韩在线一区二区| 亚洲人亚洲人成电影网站色| 成人教育av在线| 最新国产成人在线观看| 成人午夜又粗又硬又大| 亚洲六月丁香色婷婷综合久久 | 亚洲色图自拍偷拍美腿丝袜制服诱惑麻豆| 狠狠狠色丁香婷婷综合久久五月| 久久伊人蜜桃av一区二区| 精品一区二区三区在线播放 | 欧美白人最猛性xxxxx69交| 国产自产高清不卡| 国产亚洲女人久久久久毛片| 国产精品综合一区二区三区| 久久伊人中文字幕| 国产一区 二区| 中文字幕一区二区5566日韩| 色视频成人在线观看免| 亚洲色图在线视频| 色94色欧美sute亚洲线路二| 亚洲成人自拍一区| 欧美大尺度电影在线| 国内精品国产成人国产三级粉色 | 午夜视黄欧洲亚洲| 欧美电影免费观看完整版| 成人免费三级在线| 综合色天天鬼久久鬼色| 欧美日韩视频第一区| 蜜桃视频免费观看一区| 欧美一级高清大全免费观看| 国产v综合v亚洲欧| 亚洲精品久久久蜜桃| 欧美日韩一区二区三区免费看| 免费成人结看片| 国产清纯白嫩初高生在线观看91| 欧美videofree性高清杂交| 激情久久五月天| 亚洲免费在线观看视频| 6080yy午夜一二三区久久| 国产综合色在线| 亚洲色图一区二区三区| 制服丝袜在线91| 国产成人综合网站| 一区二区三区日韩| 欧美一二三四区在线| 成人黄色a**站在线观看| 亚洲一区二区在线视频| 精品区一区二区| 91小视频在线观看| 日韩和欧美的一区| 国产日韩欧美综合在线| 一本到不卡精品视频在线观看| 婷婷成人激情在线网| 国产日韩欧美不卡在线| 欧美日韩中文一区| 国内精品视频666| 日本亚洲三级在线|