亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? uart_0.v

?? 異步串行通信Uart接口設(shè)計
?? V
?? 第 1 頁 / 共 3 頁
字號:
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module uart_0_log_module (
                           // inputs:
                            clk,
                            data,
                            strobe,
                            valid
                         );

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("C:/DE2/DE2_NET/nios_0_sim/uart_0_log_module.txt");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 // Send \n (linefeed) instead of \r (^M, Carriage Return)...
         $fwrite (text_handle, "%s", ((data == 8'hd) ? 8'ha : data));
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module uart_0_tx (
                   // inputs:
                    baud_divisor,
                    begintransfer,
                    clk,
                    clk_en,
                    do_force_break,
                    reset_n,
                    status_wr_strobe,
                    tx_data,
                    tx_wr_strobe,

                   // outputs:
                    tx_overrun,
                    tx_ready,
                    tx_shift_empty,
                    txd
                 );

  output           tx_overrun;
  output           tx_ready;
  output           tx_shift_empty;
  output           txd;
  input   [  8: 0] baud_divisor;
  input            begintransfer;
  input            clk;
  input            clk_en;
  input            do_force_break;
  input            reset_n;
  input            status_wr_strobe;
  input   [  7: 0] tx_data;
  input            tx_wr_strobe;

  reg              baud_clk_en;
  reg     [  8: 0] baud_rate_counter;
  wire             baud_rate_counter_is_zero;
  reg              do_load_shifter;
  wire             do_shift;
  reg              pre_txd;
  wire             shift_done;
  wire    [  9: 0] tx_load_val;
  reg              tx_overrun;
  reg              tx_ready;
  reg              tx_shift_empty;
  wire             tx_shift_reg_out;
  wire    [  9: 0] tx_shift_register_contents;
  wire             tx_wr_strobe_onset;
  reg              txd;
  wire    [  9: 0] unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in;
  reg     [  9: 0] unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;
  assign tx_wr_strobe_onset = tx_wr_strobe && begintransfer;
  assign tx_load_val = {{1 {1'b1}},
    tx_data,
    1'b0};

  assign shift_done = ~(|tx_shift_register_contents);
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          do_load_shifter <= 0;
      else if (clk_en)
          do_load_shifter <= (~tx_ready) && shift_done;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_ready <= 1'b1;
      else if (clk_en)
          if (tx_wr_strobe_onset)
              tx_ready <= 0;
          else if (do_load_shifter)
              tx_ready <= -1;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_overrun <= 0;
      else if (clk_en)
          if (status_wr_strobe)
              tx_overrun <= 0;
          else if (~tx_ready && tx_wr_strobe_onset)
              tx_overrun <= -1;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_shift_empty <= 1'b1;
      else if (clk_en)
          tx_shift_empty <= tx_ready && shift_done;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          baud_rate_counter <= 0;
      else if (clk_en)
          if (baud_rate_counter_is_zero || do_load_shifter)
              baud_rate_counter <= baud_divisor;
          else 
            baud_rate_counter <= baud_rate_counter - 1;
    end


  assign baud_rate_counter_is_zero = baud_rate_counter == 0;
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          baud_clk_en <= 0;
      else if (clk_en)
          baud_clk_en <= baud_rate_counter_is_zero;
    end


  assign do_shift = baud_clk_en  && 
    (~shift_done) && 
    (~do_load_shifter);

  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          pre_txd <= 1;
      else if (~shift_done)
          pre_txd <= tx_shift_reg_out;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          txd <= 1;
      else if (clk_en)
          txd <= pre_txd & ~do_force_break;
    end


  //_reg, which is an e_register
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out <= 0;
      else if (clk_en)
          unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out <= unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in;
    end


  assign unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in = (do_load_shifter)? tx_load_val :
    (do_shift)? {1'b0,
    unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out[9 : 1]} :
    unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;

  assign tx_shift_register_contents = unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;
  assign tx_shift_reg_out = unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out[0];


endmodule


module uart_0_rx_stimulus_source_character_source_rom_module (
                                                               // inputs:
                                                                clk,
                                                                incr_addr,
                                                                reset_n,

                                                               // outputs:
                                                                new_rom,
                                                                q,
                                                                safe
                                                             );

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 10: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [1023: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end


   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("C:/DE2/DE2_NET/nios_0_sim/uart_0_input_data_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("C:/DE2/DE2_NET/nios_0_sim/uart_0_input_data_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemh("C:/DE2/DE2_NET/nios_0_sim/uart_0_input_data_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module uart_0_rx_stimulus_source (
                                   // inputs:
                                    baud_divisor,
                                    clk,
                                    clk_en,
                                    reset_n,
                                    rx_char_ready,
                                    rxd,

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一本色道久久综合亚洲精品按摩| 亚洲色图一区二区三区| 久久九九99视频| 午夜久久久久久电影| 91麻豆6部合集magnet| 欧美国产丝袜视频| 国产999精品久久久久久| 2021国产精品久久精品| 麻豆免费精品视频| 日韩一级免费观看| 久久成人精品无人区| 欧美不卡视频一区| 国产精品18久久久久久久网站| www国产精品av| 欧美日韩二区三区| 麻豆精品一二三| 亚洲午夜三级在线| 欧美婷婷六月丁香综合色| 亚洲无人区一区| 自拍偷拍国产精品| 亚洲国产高清在线观看视频| 欧美成人一区二区三区| 欧美猛男超大videosgay| 91在线观看污| 天天亚洲美女在线视频| 亚洲视频电影在线| 亚洲成在人线免费| 日本中文在线一区| 欧美另类一区二区三区| 老司机精品视频在线| 亚洲成a人片在线观看中文| 亚洲一级在线观看| 日韩欧美激情一区| 不卡高清视频专区| 亚洲第一电影网| 亚洲欧洲综合另类在线| 制服丝袜在线91| 国产91在线看| 国产一区二区三区在线看麻豆| 国产精品第13页| 精品少妇一区二区三区视频免付费| 一区在线观看免费| 日本伦理一区二区| 丝袜美腿亚洲一区| 国产精品―色哟哟| 欧美日本在线看| 欧美三级三级三级| 从欧美一区二区三区| 免费美女久久99| 亚洲一区在线观看视频| 一区二区成人在线视频| 日韩精品一区二区三区三区免费| 日韩免费高清av| 久久综合中文字幕| 国产日韩欧美电影| 日韩一区二区三区av| 精品久久一区二区| 日本一区免费视频| 中文字幕人成不卡一区| 亚洲影视在线观看| 日韩不卡免费视频| 麻豆中文一区二区| 成人免费视频一区二区| 91麻豆文化传媒在线观看| 欧美私人免费视频| 精品国产一区二区三区四区四| 欧美性猛片aaaaaaa做受| 欧美精品久久久久久久多人混战| 日韩免费一区二区三区在线播放| 久久精品人人做人人综合| 亚洲欧洲日韩在线| 午夜精品一区在线观看| 韩国一区二区在线观看| 免费视频最近日韩| 懂色av中文字幕一区二区三区| 91麻豆蜜桃一区二区三区| 欧美日韩久久久一区| 精品国产免费人成在线观看| 亚洲欧洲成人自拍| 日韩电影在线免费| 国产成人av资源| 国产精品一品二品| 欧美性猛交xxxx黑人交| 久久视频一区二区| 一区二区三区中文在线观看| 极品美女销魂一区二区三区 | 热久久久久久久| 国产成人精品免费视频网站| 欧美曰成人黄网| 欧美视频在线观看一区二区| 欧美xxxxxxxx| 亚洲午夜激情网站| 99久久99久久精品免费看蜜桃 | 久久69国产一区二区蜜臀| www.日韩大片| av中文字幕一区| 欧美一级日韩免费不卡| 欧美xingq一区二区| 亚洲精品一卡二卡| 午夜精品久久久久| 成人国产电影网| 精品入口麻豆88视频| 亚洲福利一二三区| 白白色亚洲国产精品| 精品国产乱码久久久久久蜜臀| 一区二区在线观看视频| 国产成+人+日韩+欧美+亚洲| 欧美精品丝袜中出| 亚洲精品高清在线| 成人18视频在线播放| 国产偷国产偷亚洲高清人白洁 | 中文字幕一区在线观看| 久久99精品国产麻豆不卡| 欧美日韩一卡二卡| 一区二区三区日韩精品| 波多野结衣中文字幕一区二区三区 | 精品91自产拍在线观看一区| 亚洲1区2区3区视频| 色妹子一区二区| 国产精品久久久久一区二区三区共| 精品一区二区三区免费观看 | 精品国产伦一区二区三区免费| 亚洲成人av电影| 91国产免费看| 一区二区在线观看免费视频播放| 99热精品国产| 中文字幕在线不卡| 99久久免费精品| 中文字幕亚洲欧美在线不卡| 成人永久看片免费视频天堂| 国产女人aaa级久久久级| 国产老女人精品毛片久久| 精品国产成人系列| 国内精品伊人久久久久av影院| 精品国产一区二区三区久久久蜜月 | 一道本成人在线| 一区二区欧美视频| 欧美午夜精品一区二区三区| 亚洲综合视频网| 欧美日韩国产精品自在自线| 香蕉久久夜色精品国产使用方法 | 亚洲国产乱码最新视频 | 国产91丝袜在线播放0| 国产欧美精品一区二区色综合朱莉 | 亚瑟在线精品视频| 欧美一区二视频| 极品少妇xxxx精品少妇| 国产调教视频一区| 成人不卡免费av| 一区二区三区四区在线播放| 欧美日韩1234| 麻豆精品视频在线| 国产亚洲美州欧州综合国| 国产ts人妖一区二区| 亚洲丝袜自拍清纯另类| 欧美日韩精品一区视频| 麻豆中文一区二区| 欧美高清一级片在线观看| 91色porny| 日欧美一区二区| 久久综合久久综合九色| 99精品欧美一区二区三区小说 | 亚洲午夜电影在线| 欧美一级生活片| proumb性欧美在线观看| 丰满岳乱妇一区二区三区| 欧美精品一区二区三区一线天视频 | 精品国产1区2区3区| 成人午夜伦理影院| 亚洲午夜电影在线观看| 精品国产青草久久久久福利| 97久久精品人人爽人人爽蜜臀| 亚洲国产视频网站| 久久综合丝袜日本网| 欧美在线短视频| 国产乱色国产精品免费视频| 亚洲日本丝袜连裤袜办公室| 91精品国产色综合久久| 成人国产精品免费观看视频| 日韩av一二三| 中文字幕字幕中文在线中不卡视频| 欧美久久久久中文字幕| 成人激情视频网站| 蜜桃视频在线观看一区二区| 中文字幕亚洲在| 欧美白人最猛性xxxxx69交| 色婷婷亚洲婷婷| 国产一区二区伦理| 亚洲成人av一区二区三区| 日本一区二区三区高清不卡 | 久久久五月婷婷| 久久精品国内一区二区三区| 亚洲乱码国产乱码精品精98午夜 | 天天操天天色综合| 国产精品无码永久免费888| 91麻豆精品国产自产在线| av欧美精品.com| 国产乱码字幕精品高清av | 91久久精品网| 麻豆一区二区在线|