?? phase_test.flow.rpt
字號:
Flow report for phase_test
Sun Aug 19 20:49:12 2007
Version 6.0 Build 178 04/27/2006 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Flow Summary
3. Flow Settings
4. Flow Non-Default Global Settings
5. Flow Elapsed Time
6. Flow Log
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------------------------------+
; Flow Summary ;
+-------------------------+------------------------------------------+
; Flow Status ; Successful - Sun Aug 19 20:49:12 2007 ;
; Quartus II Version ; 6.0 Build 178 04/27/2006 SJ Full Version ;
; Revision Name ; phase_test ;
; Top-level Entity Name ; phase_control ;
; Family ; Cyclone ;
; Device ; EP1C6Q240C8 ;
; Timing Models ; Final ;
; Met timing requirements ; Yes ;
; Total logic elements ; 118 / 5,980 ( 2 % ) ;
; Total pins ; 54 / 185 ( 29 % ) ;
; Total virtual pins ; 0 ;
; Total memory bits ; 0 / 92,160 ( 0 % ) ;
; Total PLLs ; 1 / 2 ( 50 % ) ;
+-------------------------+------------------------------------------+
+-----------------------------------------+
; Flow Settings ;
+-------------------+---------------------+
; Option ; Setting ;
+-------------------+---------------------+
; Start date & time ; 08/19/2007 20:48:56 ;
; Main task ; Compilation ;
; Revision Name ; phase_test ;
+-------------------+---------------------+
+-----------------------------------------------------------------------------+
; Flow Non-Default Global Settings ;
+------------------+---------------+---------------+-------------+------------+
; Assignment Name ; Value ; Default Value ; Entity Name ; Section Id ;
+------------------+---------------+---------------+-------------+------------+
; TOP_LEVEL_ENTITY ; phase_control ; phase_test ; -- ; -- ;
+------------------+---------------+---------------+-------------+------------+
+-------------------------------------+
; Flow Elapsed Time ;
+----------------------+--------------+
; Module Name ; Elapsed Time ;
+----------------------+--------------+
; Analysis & Synthesis ; 00:00:03 ;
; Fitter ; 00:00:06 ;
; Assembler ; 00:00:01 ;
; Timing Analyzer ; 00:00:01 ;
; Total ; 00:00:11 ;
+----------------------+--------------+
------------
; Flow Log ;
------------
quartus_map --read_settings_files=on --write_settings_files=off phase_test -c phase_test
quartus_fit --read_settings_files=off --write_settings_files=off phase_test -c phase_test
quartus_asm --read_settings_files=off --write_settings_files=off phase_test -c phase_test
quartus_tan --read_settings_files=off --write_settings_files=off phase_test -c phase_test --timing_analysis_only
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -