亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dec6713.gel

?? ti6713對SDRAM的操作事例說明(版本CCSv2.0)
?? GEL
字號:
/*--------------------------------------------------------------*/
/* DEC6713.gel                                                  */
/* version 2.02                                                 */
/*                                                              */
/* This GEL file is designed to be used in conjunction with     */
/* CCS 2.21 and the TMS320C6713 DSP based DEC.                  */
/*                                                              */
/*--------------------------------------------------------------*/

/*--------------------------------------------------------------*/
/* The StartUp() function is called each time CCS is started.   */
/* Customize this function to perform desired initialization.   */
/*--------------------------------------------------------------*/

StartUp()
{
    setup_memory_map(); 
    GEL_Reset();  
    init_emif();
} 

/*--------------------------------------------------------------*/
/* Setup memory map for C6713 DEC.                              */
/*                                                              */
/*--------------------------------------------------------------*/
setup_memory_map()
{
	
	GEL_MapOn();            
	GEL_MapReset();         
	
	/* On-chip memory map */
	GEL_MapAdd(0x00000000,0,0x00030000,1,1); /* Internal RAM (L2) mem    */
	GEL_MapAdd(0x01800000,0,0x00000024,1,1); /* EMIF control regs        */
	GEL_MapAdd(0x01840000,0,0x00000004,1,1); /* Cache configuration reg  */
	GEL_MapAdd(0x01844000,0,0x00000020,1,1); /* L2 base addr & count regs*/
	GEL_MapAdd(0x01844020,0,0x00000020,1,1); /* L1 base addr & count regs*/
	GEL_MapAdd(0x01845000,0,0x00000008,1,1); /* L2 flush & clean regs    */
	GEL_MapAdd(0x01848200,0,0x00000010,1,1); /* CE0 mem attribute regs   */
	GEL_MapAdd(0x01848240,0,0x00000010,1,1); /* CE1 mem attribute regs   */
	GEL_MapAdd(0x01848280,0,0x00000010,1,1); /* CE2 mem attribute regs   */
	GEL_MapAdd(0x018482c0,0,0x00000010,1,1); /* CE3 mem attribute regs   */
	GEL_MapAdd(0x01880000,0,0x00000004,1,1); /* HPI control reg          */
	GEL_MapAdd(0x018c0000,0,0x00000028,1,1); /* McBSP0 regs              */
	GEL_MapAdd(0x01900000,0,0x00000028,1,1); /* McBSP1 regs              */
	GEL_MapAdd(0x01940000,0,0x0000000c,1,1); /* Timer0 regs              */
	GEL_MapAdd(0x01980000,0,0x0000000c,1,1); /* Timer1 regs              */
	GEL_MapAdd(0x019c0000,0,0x0000000c,1,1); /* Interrupt selector regs  */
	GEL_MapAdd(0x019c0200,0,0x00000004,1,1); /* Device configuration     */

	GEL_MapAdd(0x01a00000,0,0x00000800,1,1); /* EDMA parameter RAM       */
	GEL_MapAdd(0x01a0ffe0,0,0x00000020,1,1); /* EDMA control regs        */ 

	GEL_MapAdd(0x01b00000,0,0x0000002b,1,1); /* GPIO                     */ 
	GEL_MapAdd(0x01b40000,0,0x0000003c,1,1); /* I2C0                     */ 
	GEL_MapAdd(0x01b44000,0,0x0000003c,1,1); /* I2C1                     */ 	
	GEL_MapAdd(0x01b4c000,0,0x00000300,1,1); /* McASP0                   */ 	
	GEL_MapAdd(0x01b50000,0,0x00000300,1,1); /* McASP1                   */ 	
	GEL_MapAdd(0x01b7c000,0,0x00000128,1,1); /* PLL                      */ 			
	
	GEL_MapAdd(0x01bc0000,0,0x00000050,1,1);   /********cTools*********/
	GEL_MapAdd(0x02000000,0,0x00000014,0,1); /* QDMA regs                */
	GEL_MapAdd(0x02000020,0,0x00000014,0,1); /* QDMA pseudo-regs         */
	GEL_MapAdd(0x30000000,0,0x04000000,1,1); /* McBSP0 data              */
	GEL_MapAdd(0x34000000,0,0x04000000,1,1); /* McBSP1 data              */
	
	GEL_MapAdd(0x3c000000,0,0x04000000,1,1); /* McASP0 data              */
	GEL_MapAdd(0x3c100000,0,0x04000000,1,1); /* McASP1 data              */ 
	
	/* Off-chip memory map */
	GEL_MapAdd(0x80000000,0,0x01000000,1,1); /* CE0, SDRAM, 16 MBytes    */
	GEL_MapAdd(0x90000000,0,0x00020000,1,1); /* CE1, 8-bit ROM, 128KBytes*/
	GEL_MapAdd(0x90080000,0,0x00000008,1,1); /* CE1, 8-bit I/O port      */
	GEL_MapAdd(0xA0000000,0,0x10000000,1,1); /* CE2 - SBSRAM	         */
	GEL_MapAdd(0xB0000000,0,0x10000000,1,1); /* CE3 - Daughtercard       */
}

/*--------------------------------------------------------------*/
/* CPLD DEFINITIONS	                                        */
/*--------------------------------------------------------------*/
#define DEC6713_CTL_REG         0x90080000
#define DEC6713_INTSTAT_REG     0x90080001
#define DEC6713_STAT_REG        0x90080002
#define DEC6713_WDT_REG         0x90080006

/*#define Get_Board_Rev     ((*(char *)CPLD_REV) & 0x07)
#define Get_Cpld_Rev      ((*(char *)CPLD_REV>>4) & 0x0F)
#define Get_Switches      ((*(char *)CPLD_STAT>>4) & 0x0F)
#define LED0_on           *(char *)CPLD_STAT = 0x01
#define LED1_on           *(char *)CPLD_STAT = 0x02
#define LED2_on           *(char *)CPLD_STAT = 0x04
#define LED3_on           *(char *)CPLD_STAT = 0x08
#define LEDs_off          *(char *)CPLD_STAT = 0x00*/

/*--------------------------------------------------------------*/
/* init_emif() 		                                        */
/*--------------------------------------------------------------*/
init_emif()
{
	#define EMIF_GCTL       0x01800000
	#define EMIF_CE1        0x01800004
	#define EMIF_CE0        0x01800008
	#define EMIF_CE2        0x01800010
	#define EMIF_CE3        0x01800014
	#define EMIF_SDRAMCTL   0x01800018
	#define EMIF_SDRAMTIM   0x0180001C
	#define EMIF_SDRAMEXT   0x01800020
	#define EMIF_CCFG       0x01840000;  /* Cache configuration register */
	
	/* EMIF setup */
	*(int *)EMIF_GCTL     = 0x00000068;
	*(int *)EMIF_CE0      = 0xffffbf33;  /* CE0 SDRAM                     */
	*(int *)EMIF_CE1      = 0x02208802;  /* CE1 Flash 16-bit               */
	*(int *)EMIF_CE2      = 0x22a28a22;  /* CE2 Daughtercard 32-bit async */
	*(int *)EMIF_CE3      = 0x22a28a22;  /* CE3 Daughtercard 32-bit async */

    //if (Get_Board_Rev == 2)
   // {
	    *(int *)EMIF_SDRAMCTL = 0x57115000;  /* SDRAM control (16 Mb)     */
//	} else
//	{
//	    *(int *)EMIF_SDRAMCTL = 0x47115000;  /* SDRAM control (8 Mb)      */
//	}
	*(int *)EMIF_SDRAMTIM = 0x00000578;  /* SDRAM timing (refresh)        */
	*(int *)EMIF_SDRAMEXT = 0x000a8529;  /* SDRAM Extension register      */
}
 
/*--------------------------------------------------------------*/
/* clear_memory_map()                                           */
/*--------------------------------------------------------------*/
clear_memory_map()
{
    GEL_MapOff();
}

/*--------------------------------------------------------------*/
/* FlushCache()                                                 */
/*--------------------------------------------------------------*/
FlushCache()   
{ 
    /* Invalidate L1P and L1D */
    *(int *)0x01840000 = (*(int *)0x01840000 | 0x00000300);  

    /* Clean L2 */
    *(int *)0x01845004 = 0x1;
}   

/*--------------------------------------------------------------*/
/* OnReset()                                                    */
/*--------------------------------------------------------------*/

OnReset(int nErrorCode)
{
	/* A debugger reset or GEL_Reset() does NOT reset the C6713
	* pll. Uncomment the following line if you want your pll
	* reset.
	*/
	/*reset_pll(); */
	init_emif();
}

/*--------------------------------------------------------------*/
/* OnPreFileLoaded()                                            */
/* This function is called automatically when the 'Load Program'*/
/* Menu item is selected.                                       */
/*--------------------------------------------------------------*/
OnPreFileLoaded()
{
/*	GEL_Reset(); 	 -- Commented out for CCS 2.20 */
	FlushCache(); 
	IER = 0;
	IFR = 0;
	init_emif();
}


/*--------------------------------------------------------------*/
/* OnRestart()                                                  */
/* This function is called by CCS when you do Debug->Restart.   */
/* The goal is to put the C6x into a known good state with      */
/* respect to cache, edma and interrupts.                       */
/* Failure to do this can cause problems when you restart and   */
/* run your application code multiple times.  This is different */
/* then OnPreFileLoaded() which will do a GEL_Reset() to get the*/
/* C6x into a known good state.                                 */
/*--------------------------------------------------------------*/
OnRestart(int nErrorCode )
{

      /* Turn off L2 for all EMIFA CE spaces.  App should
      *  manage these for coherancy in the application.
      *  GEL_TextOut("Turn off cache segment\n");
      */
      *(int *)0x1848200 = 0;  /* MAR0 */
      *(int *)0x1848204 = 0;  /* MAR1 */
      *(int *)0x1848208 = 0;  /* MAR2 */
      *(int *)0x184820c = 0;  /* MAR3 */
      
      /* Disable EDMA events and interrupts and clear any
      *  pending events.
      *  GEL_TextOut("Disable EDMA event\n");  
      */               
      *(int *)0x01A0FFE8 = 0;          /* CIERL */           
      *(int *)0x01A0FFF4 = 0;          /* EERL */
      *(int *)0x01A0FFF8 = 0xFFFFFFFF; /* ECRL */
      
      /* Disable other interrupts */
      IER = 0;
      IFR = 0;
}	

/*--------------------------------------------------------------*/
/* RESET MENU                                                   */
/*--------------------------------------------------------------*/ 
menuitem "Resets";

hotmenu ClearBreakPts_Reset_EMIFset()
{
	GEL_BreakPtReset();
	GEL_Reset();
	init_emif();
} 

hotmenu Flush_Cache() 
{ 
	FlushCache();
} 

hotmenu ResetPll()
{
	reset_pll();
}

hotmenu InitPll()
{
	init_pll();
}

hotmenu InitCpld()
{
	init_cpld();
}

/*--------------------------------------------------------------*/
/* MEMORY MAP MENU                                              */
/*--------------------------------------------------------------*/ 
menuitem "Memory Map";

hotmenu SetMemoryMap()
{
	setup_memory_map();
}

hotmenu ClearMemoryMap()
{
	clear_memory_map();
}

/*--------------------------------------------------------------*/
/* C6713 PLL SUPPORT                                            */
/*--------------------------------------------------------------*/
#define PLL_BASE_ADDR   0x01b7c000
#define PLL_PID         ( PLL_BASE_ADDR + 0x000 )
#define PLL_CSR         ( PLL_BASE_ADDR + 0x100 )
#define PLL_MULT        ( PLL_BASE_ADDR + 0x110 )
#define PLL_DIV0        ( PLL_BASE_ADDR + 0x114 )
#define PLL_DIV1        ( PLL_BASE_ADDR + 0x118 )
#define PLL_DIV2        ( PLL_BASE_ADDR + 0x11C )
#define PLL_DIV3        ( PLL_BASE_ADDR + 0x120 )
#define PLL_OSCDIV1     ( PLL_BASE_ADDR + 0x124 )

#define CSR_PLLEN          0x00000001
#define CSR_PLLPWRDN       0x00000002
#define CSR_PLLRST         0x00000008 
#define CSR_PLLSTABLE      0x00000040
#define DIV_ENABLE         0x00008000

reset_pll()
{
	/* Set the PLL back to power on reset state*/
    *(int *)PLL_CSR     = 0x00000048;
    *(int *)PLL_DIV3    = 0x00008001;
    *(int *)PLL_DIV2    = 0x00008001;
    *(int *)PLL_DIV1    = 0x00008000;
    *(int *)PLL_DIV0    = 0x00008000;
    *(int *)PLL_MULT    = 0x00000007;
    *(int *)PLL_MULT    = 0x00000007;
    *(int *)PLL_OSCDIV1 = 0x00080007;           
}

init_pll()
{
    /* When PLLEN is off DSP is running with CLKIN clock source,
    * currently 50MHz or 20ns clk rate.
    */
    *(int *)PLL_CSR  &= ~CSR_PLLEN;

    /* Reset the pll.  PLL takes 125ns to reset.    */
    *(int *)PLL_CSR  |= CSR_PLLRST;

    /* PLLOUT = CLKIN/(DIV0+1) * PLLM
    * 450    = 50/1 * 9
    */ 
    *(int *)PLL_DIV0    = DIV_ENABLE + 0;  
    *(int *)PLL_MULT    = 18;               


    *(int *)PLL_OSCDIV1 = DIV_ENABLE + 4;

    /* Program in reverse order. 
    *  DSP requires that pheriheral clocks be less then
    *  1/2 the CPU clock at all times.
    */

    *(int *)PLL_DIV3    = DIV_ENABLE + 4; 

    *(int *)PLL_DIV2    = DIV_ENABLE + 3; 

    *(int *)PLL_DIV1    = DIV_ENABLE + 1; 
    
    *(int *)PLL_CSR  &= ~CSR_PLLRST;

	/* Now enable pll path and we are off and running at 225MHz
	* with 90 MHz SDRAM.
	*/
    *(int *)PLL_CSR |= CSR_PLLEN;

}

/*--------------------------------------------------------------*/
/* LED_cycle()                                                  */
/*--------------------------------------------------------------*/
/*LED_cycle()
{
	LED3_on;
	LED2_on;
	LED1_on;
	LED2_on;
	LED3_on;
	LEDs_off;
} */ 

/*--------------------------------------------------------------*/
/* init_cpld() - Set CPLD to default state                      */
/*--------------------------------------------------------------*/
init_cpld()
{

	*(char*)DEC6713_CTL_REG = 0;
	//*(char*)CPLD_DC   = 0;
	//*(char*)CPLD_MISC = 0;
}
		
/*--------------------------------------------------------------*/
/* MEMORY MAP MENU                                              */
/*--------------------------------------------------------------*/ 
/*menuitem "Check DSK";
hotmenu QuickTest()
{
	LED_cycle();
	LED_cycle();
	LED_cycle();
	GEL_TextOut(" Switches: %d  Board Revision: %d CPLD Revision: %d\n\n","DSKOutput",1,1,1,
	              Get_Switches, Get_Board_Rev, Get_Cpld_Rev);	
}*/

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人禁用看黄a在线| 日韩经典一区二区| 日韩一区二区免费视频| 欧美不卡激情三级在线观看| 欧美日韩亚洲综合在线| 欧美日韩一级片网站| 7777精品伊人久久久大香线蕉完整版| 色播五月激情综合网| 不卡视频一二三四| av成人动漫在线观看| 欧美亚洲国产一区二区三区va| 91蜜桃婷婷狠狠久久综合9色| 欧美在线999| 欧美日韩第一区日日骚| 日韩欧美国产综合一区| 日韩小视频在线观看专区| 在线观看国产日韩| 色美美综合视频| 这里是久久伊人| 日韩女优av电影在线观看| 欧美一区午夜视频在线观看| 久久精品人人做人人爽人人| 亚洲人一二三区| 日韩电影一区二区三区四区| 国产成人一级电影| 欧美一区二区高清| 国产精品久久久久久久午夜片| 国产精品久久久久一区二区三区 | 国产女人18水真多18精品一级做 | 五月天国产精品| 国产精品一区三区| 欧美喷水一区二区| 亚洲欧美日韩久久| 懂色av一区二区夜夜嗨| 精品捆绑美女sm三区| 久久久久国产精品免费免费搜索| 1区2区3区精品视频| 国内精品免费在线观看| 欧美精品777| 亚洲成人午夜影院| 777色狠狠一区二区三区| 亚洲一区二区在线免费看| 99精品偷自拍| 亚洲天堂久久久久久久| www.日韩av| 国产精品的网站| 一本色道亚洲精品aⅴ| 椎名由奈av一区二区三区| 国产成人亚洲精品青草天美| 国产精品理伦片| 色视频一区二区| 日韩av网站在线观看| 精品成a人在线观看| 国产东北露脸精品视频| 最新久久zyz资源站| 91黄色激情网站| 久久电影网站中文字幕| 久久久久久免费网| 欧美视频在线观看一区| 免费在线看一区| 亚洲人亚洲人成电影网站色| 欧美日本韩国一区| 国产乱理伦片在线观看夜一区| 国产精品区一区二区三区| 欧美午夜免费电影| 国产成人亚洲综合a∨猫咪| 一区二区在线电影| 国产午夜亚洲精品午夜鲁丝片 | 日韩一区二区免费电影| 91日韩一区二区三区| 中文字幕日韩一区| 中文字幕色av一区二区三区| 亚洲激情六月丁香| 婷婷夜色潮精品综合在线| 亚洲与欧洲av电影| 综合色中文字幕| 免费观看在线色综合| 国产乱码一区二区三区| 成人综合婷婷国产精品久久蜜臀| 国产精品18久久久久久久久久久久| 不卡区在线中文字幕| 欧美精品黑人性xxxx| 欧美国产欧美亚州国产日韩mv天天看完整| 国产精品私房写真福利视频| 亚洲影视在线观看| 国产成人午夜视频| 欧美顶级少妇做爰| 亚洲美女在线国产| 国产成人在线看| 日韩一区二区精品在线观看| 亚洲色图欧美激情| 精品一区二区免费| 欧美日韩三级视频| 亚洲色图色小说| 亚洲图片你懂的| 看电视剧不卡顿的网站| 欧美成人精品1314www| 久久婷婷综合激情| 国产精品初高中害羞小美女文| 一区二区三区精密机械公司| 亚洲aaa精品| 国产成人综合亚洲91猫咪| 日本韩国欧美一区| 精品毛片乱码1区2区3区| 成人免费在线视频观看| 七七婷婷婷婷精品国产| 国产69精品久久久久777| 欧美日韩免费不卡视频一区二区三区| 正在播放一区二区| 亚洲女爱视频在线| 精品一区二区成人精品| 欧美性色欧美a在线播放| 香蕉成人伊视频在线观看| 国产精品美女久久久久久久久| 亚洲女厕所小便bbb| 成人黄色在线网站| 亚洲精品一区二区在线观看| 一区二区三区视频在线看| 国产精品一区免费在线观看| 欧美日韩国产影片| 亚洲欧洲精品一区二区三区不卡| 韩国视频一区二区| 日韩一二三区不卡| 精品无码三级在线观看视频| 欧美精品1区2区| 午夜久久久久久| 日韩美女一区二区三区| 97久久人人超碰| 久久综合狠狠综合久久激情| 欧美大片拔萝卜| 日本一区二区三区免费乱视频| 中文字幕一区二区三区精华液| 视频在线观看一区二区三区| 六月丁香婷婷久久| 欧美综合一区二区| 中文字幕视频一区| 国产黄色91视频| 久久久激情视频| 99久久99久久免费精品蜜臀| 国产精品日日摸夜夜摸av| 国产69精品久久久久毛片| 亚洲三级在线免费| 欧美日韩电影在线| 精品一区二区三区久久久| 欧美国产在线观看| av爱爱亚洲一区| 亚洲一区二区三区爽爽爽爽爽| 91极品美女在线| 轻轻草成人在线| 亚洲欧洲av色图| 69久久夜色精品国产69蝌蚪网| 国产一区在线观看视频| 亚洲欧洲日产国产综合网| 欧美一区二区不卡视频| 风间由美性色一区二区三区| 亚洲午夜精品在线| 国产欧美日韩中文久久| 欧美日韩免费视频| 成人一区二区三区| 精品一区二区三区日韩| 一区二区三区欧美视频| 欧美国产一区在线| 精品久久一区二区三区| 欧美精品久久久久久久多人混战 | 国产伦精品一区二区三区在线观看 | 欧美日韩精品免费| 91网上在线视频| 岛国精品一区二区| 国产精品一区二区无线| 免费黄网站欧美| 日本怡春院一区二区| 亚洲一区在线观看免费| 一区二区三区中文字幕电影| 国产精品亲子伦对白| 国产午夜三级一区二区三| 久久久久久综合| 欧美国产成人精品| 国产精品网曝门| 亚洲男人的天堂在线aⅴ视频| 国产欧美精品一区| 国产日韩欧美a| 国产精品伦理一区二区| 亚洲视频1区2区| 一区二区三区在线视频免费 | 91论坛在线播放| 欧美午夜在线观看| 日韩色在线观看| 久久久精品影视| 一区二区欧美视频| 亚洲一二三区不卡| 日本v片在线高清不卡在线观看| 久久国产精品露脸对白| 成人激情动漫在线观看| 欧美亚洲国产一卡| 精品不卡在线视频| 一二三区精品福利视频| 国产自产v一区二区三区c| 95精品视频在线| 久久伊99综合婷婷久久伊| 日韩伦理免费电影|