亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? control.rpt

?? 用VHDL實現頻率計
?? RPT
字號:
Project Information                                       d:\frudh\control.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 06/08/2008 20:24:25

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CONTROL


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

control   EPM7032LC44-6    1        3        0      7       0           21 %

User Pins:                 1        3        0  



Project Information                                       d:\frudh\control.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Project Information                                       d:\frudh\control.rpt

** FILE HIERARCHY **



|lpm_add_sub:28|
|lpm_add_sub:28|addcore:adder|
|lpm_add_sub:28|addcore:adder|addcore:adder0|
|lpm_add_sub:28|altshift:result_ext_latency_ffs|
|lpm_add_sub:28|altshift:carry_ext_latency_ffs|
|lpm_add_sub:28|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                              d:\frudh\control.rpt
control

***** Logic for device 'control' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

              R  R  R                    R  R  
              E  E  E                    E  E  
              S  S  S                    S  S  
              E  E  E                    E  E  
              R  R  R                    R  R  
              V  V  V  V  G  G  G  c  G  V  V  
              E  E  E  C  N  N  N  l  N  E  E  
              D  D  D  C  D  D  D  k  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | RESERVED 
RESERVED |  8                                38 | RST 
RESERVED |  9                                37 | LD 
     GND | 10                                36 | EN 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                              d:\frudh\control.rpt
control

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   0/16(  0%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     7/16( 43%)   3/16( 18%)   0/16(  0%)   4/36( 11%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             3/32     (  9%)
Total logic cells used:                          7/32     ( 21%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    7/32     ( 21%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  3.42
Total fan-in:                                    24

Total input pins required:                       1
Total output pins required:                      3
Total bidirectional pins required:               0
Total logic cells required:                      7
Total flipflops required:                        5
Total product terms required:                    7
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                              d:\frudh\control.rpt
control

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                              d:\frudh\control.rpt
control

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  36     22    B         FF   +  t        0      0   0    0    1    0    0  EN
  37     21    B     OUTPUT      t        0      0   0    0    4    0    0  LD
  38     20    B     OUTPUT      t        0      0   0    0    4    0    0  RST


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                              d:\frudh\control.rpt
control

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (39)    19    B       TFFE   +  t        0      0   0    0    3    3    0  Q3 (:6)
 (40)    18    B       TFFE   +  t        0      0   0    0    2    2    1  Q2 (:7)
 (41)    17    B       TFFE   +  t        0      0   0    0    1    2    2  Q1 (:8)
 (34)    23    B       TFFE   +  t        0      0   0    0    0    2    3  Q0 (:9)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                              d:\frudh\control.rpt
control

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                       Logic cells placed in LAB 'B'
        +------------- LC22 EN
        | +----------- LC21 LD
        | | +--------- LC20 RST
        | | | +------- LC19 Q3
        | | | | +----- LC18 Q2
        | | | | | +--- LC17 Q1
        | | | | | | +- LC23 Q0
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'B':
LC19 -> * * * * - - - | - * | <-- Q3
LC18 -> - * * * * - - | - * | <-- Q2
LC17 -> - * * * * * - | - * | <-- Q1
LC23 -> - * * * * * * | - * | <-- Q0

Pin
43   -> - - - - - - - | - - | <-- clk


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                              d:\frudh\control.rpt
control

** EQUATIONS **

clk      : INPUT;

-- Node name is 'EN' = ':2' 
-- Equation name is 'EN', type is output 
 EN      = DFFE(!Q3 $  GND, GLOBAL( clk),  VCC,  VCC,  VCC);

-- Node name is 'LD' 
-- Equation name is 'LD', location is LC021, type is output.
 LD      = LCELL( _EQ001 $  GND);
  _EQ001 = !Q0 &  Q1 & !Q2 &  Q3;

-- Node name is ':9' = 'Q0' 
-- Equation name is 'Q0', location is LC023, type is buried.
Q0       = TFFE( VCC, GLOBAL( clk),  VCC,  VCC,  VCC);

-- Node name is ':8' = 'Q1' 
-- Equation name is 'Q1', location is LC017, type is buried.
Q1       = TFFE( Q0, GLOBAL( clk),  VCC,  VCC,  VCC);

-- Node name is ':7' = 'Q2' 
-- Equation name is 'Q2', location is LC018, type is buried.
Q2       = TFFE( _EQ002, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ002 =  Q0 &  Q1;

-- Node name is ':6' = 'Q3' 
-- Equation name is 'Q3', location is LC019, type is buried.
Q3       = TFFE( _EQ003, GLOBAL( clk),  VCC,  VCC,  VCC);
  _EQ003 =  Q0 &  Q1 &  Q2;

-- Node name is 'RST' 
-- Equation name is 'RST', location is LC020, type is output.
 RST     = LCELL( _EQ004 $  GND);
  _EQ004 = !Q0 & !Q1 &  Q2 &  Q3;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                       d:\frudh\control.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,226K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品一区二区三区的国产在线播放| 国产一区二三区| 色猫猫国产区一区二在线视频| 国产无一区二区| 国产一区在线不卡| 亚洲va天堂va国产va久| 91视频观看免费| 亚洲视频在线一区| 99精品视频在线播放观看| 国产精品久久久久久久久快鸭| 丁香亚洲综合激情啪啪综合| 久久精品视频在线免费观看| 国产呦萝稀缺另类资源| 久久伊人蜜桃av一区二区| 国产一区二区三区久久悠悠色av| 久久无码av三级| 国产成人综合在线| 欧美国产一区在线| 91蜜桃在线观看| 亚洲在线视频一区| 欧美日韩中文字幕一区二区| 日韩成人一级大片| 日韩欧美第一区| 国产激情视频一区二区在线观看 | 色菇凉天天综合网| 一区二区三区中文字幕在线观看| 在线视频你懂得一区二区三区| 夜夜嗨av一区二区三区网页| 欧美精品一二三区| 美女一区二区久久| 国产日产精品一区| 99九九99九九九视频精品| 亚洲卡通欧美制服中文| 欧美日韩免费视频| 极品少妇xxxx精品少妇偷拍| 中文字幕第一区| 在线亚洲一区观看| 人人狠狠综合久久亚洲| 久久中文娱乐网| 99久久久久免费精品国产 | 亚洲国产成人porn| 91精品国产色综合久久不卡电影 | 欧美精品免费视频| 精品一区二区在线看| 欧美国产成人精品| 欧美在线一区二区| 精品综合免费视频观看| 国产精品日日摸夜夜摸av| 色婷婷精品久久二区二区蜜臂av | 久久一区二区视频| 91视频你懂的| 日本成人超碰在线观看| 国产亚洲精品超碰| 在线观看国产精品网站| 九九视频精品免费| 国产精品国产自产拍高清av王其| 欧美日韩一级片在线观看| 久久av老司机精品网站导航| 国产精品理论片在线观看| 欧美精品高清视频| 丁香婷婷综合五月| 亚洲成人午夜电影| 国产色爱av资源综合区| 欧美在线free| 国产一区二区三区免费| 亚洲一区电影777| 久久久久久电影| 欧美日韩精品一区二区三区四区 | 国产精品自产自拍| 亚洲一二三四区| 国产日韩精品一区二区三区在线| 欧美三级日本三级少妇99| 国产福利一区二区三区视频| 亚洲成人免费在线观看| 中文字幕电影一区| 日韩欧美亚洲国产精品字幕久久久| 91网站视频在线观看| 免费观看在线色综合| 一区二区三区在线视频观看58| 久久欧美一区二区| 911精品产国品一二三产区| 99久久夜色精品国产网站| 喷水一区二区三区| 一区二区三区色| 国产亚洲欧美日韩日本| 欧美一级搡bbbb搡bbbb| 91浏览器在线视频| 国产精品1区二区.| 蜜桃视频在线一区| 亚洲自拍偷拍图区| 中文字幕日韩欧美一区二区三区| 日韩女优av电影在线观看| 欧美自拍偷拍一区| voyeur盗摄精品| 国产一区视频在线看| 日韩av成人高清| 亚洲自拍偷拍网站| 亚洲三级在线播放| 亚洲国产成人自拍| 精品国内片67194| 欧美另类videos死尸| 色成年激情久久综合| 高清成人免费视频| 国产一区欧美二区| 蜜臀va亚洲va欧美va天堂| 午夜影视日本亚洲欧洲精品| 亚洲欧美激情在线| 中文字幕在线不卡一区| 国产婷婷色一区二区三区 | 日韩一二三四区| 欧美色中文字幕| 在线免费不卡电影| av不卡在线播放| 懂色av一区二区三区免费看| 国产一本一道久久香蕉| 精品一区免费av| 久久99国产精品尤物| 麻豆freexxxx性91精品| 免费在线看成人av| 男女视频一区二区| 男人的天堂亚洲一区| 男女性色大片免费观看一区二区 | 一区二区欧美视频| 亚洲免费成人av| 亚洲日本韩国一区| 综合分类小说区另类春色亚洲小说欧美| 日本一区二区成人| 国产精品网站在线播放| 国产日韩欧美综合一区| 久久精品视频在线免费观看| 久久久99精品免费观看不卡| 精品国产乱码久久久久久夜甘婷婷| 日韩一区二区三区免费观看| 日韩精品专区在线影院重磅| 日韩欧美在线网站| 精品少妇一区二区三区日产乱码| 精品欧美一区二区三区精品久久| 欧美电影免费观看完整版| 日韩欧美一级二级| 久久人人超碰精品| 亚洲国产成人在线| 亚洲日本电影在线| 亚洲激情成人在线| 亚洲成人自拍偷拍| 全国精品久久少妇| 国产在线看一区| 高清beeg欧美| 91一区一区三区| 欧美日韩精品专区| 日韩欧美电影一二三| 久久精品综合网| 亚洲人成电影网站色mp4| 夜夜嗨av一区二区三区网页 | 国产成人在线视频播放| 成a人片国产精品| 在线看国产日韩| 日韩一区二区三区在线视频| 亚洲精品一区在线观看| 中文一区一区三区高中清不卡| 亚洲卡通欧美制服中文| 首页国产欧美久久| 国产在线精品不卡| 暴力调教一区二区三区| 欧美三级电影网站| 337p日本欧洲亚洲大胆精品| 中文字幕在线不卡视频| 亚洲成av人片在线观看无码| 蜜臀av一区二区在线观看| 国产一级精品在线| 一本大道av伊人久久综合| 欧美美女一区二区| 久久亚洲私人国产精品va媚药| 中文字幕一区三区| 天天综合色天天综合| 国产激情精品久久久第一区二区| 91国偷自产一区二区三区观看| 91精品国产综合久久久蜜臀粉嫩| 国产日本欧美一区二区| 亚洲综合在线观看视频| 久久不见久久见免费视频7| 99精品欧美一区二区三区小说| 3751色影院一区二区三区| 日韩av一级片| 成人自拍视频在线观看| 欧美日韩第一区日日骚| 国产日韩欧美亚洲| 性久久久久久久久久久久| 国产精品69毛片高清亚洲| 欧美午夜寂寞影院| 久久久精品tv| 午夜婷婷国产麻豆精品| 国产成人精品www牛牛影视| 91福利在线看| 久久久久国产免费免费| 亚洲成av人片| 成人污污视频在线观看| 日韩一二三区视频| 亚洲精品欧美在线| 国产在线视频精品一区| 欧洲精品在线观看|