亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? saomiaoxianshiyanzhen.rpt

?? 消抖程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                           e:\eda\saomiaoxianshiyanzhen.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 04/01/2008 19:27:08

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

saomiaoxianshiyanzhen
      EPF10K10LC84-3       9      11     0    0         0  %    17       2  %

User Pins:                 9      11     0  



Project Information                           e:\eda\saomiaoxianshiyanzhen.rpt

** FILE HIERARCHY **



|saomiaoxianshi:2|
|saomiaoxianshi:2|lpm_add_sub:118|
|saomiaoxianshi:2|lpm_add_sub:118|addcore:adder|
|saomiaoxianshi:2|lpm_add_sub:118|altshift:result_ext_latency_ffs|
|saomiaoxianshi:2|lpm_add_sub:118|altshift:carry_ext_latency_ffs|
|saomiaoxianshi:2|lpm_add_sub:118|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                  e:\eda\saomiaoxianshiyanzhen.rpt
saomiaoxianshiyanzhen

***** Logic for device 'saomiaoxianshiyanzhen' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R     R  R  R  R     R           R     R  R  R  R     O     
                E  E     E  E  E  E     E           E     E  E  E  E     N     
                S  S     S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E     E  E  E  E  C  E  f     f  E  N  E  E  E  E     _  ^  
                R  R  s  R  R  R  R  C  R  l     l  R  D  R  R  R  R  #  D  n  
                V  V  e  V  V  V  V  I  V  a  c  a  V  I  V  V  V  V  T  O  C  
                E  E  g  E  E  E  E  N  E  g  l  g  E  N  E  E  E  E  C  N  E  
                D  D  6  D  D  D  D  T  D  1  k  2  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
       sn0 | 16                                                              70 | RESERVED 
       sn1 | 17                                                              69 | RESERVED 
      seg0 | 18                                                              68 | GNDINT 
       sn2 | 19                                                              67 | p1 
    VCCINT | 20                                                              66 | seg1 
      seg2 | 21                                                              65 | p0 
      seg5 | 22                        EPF10K10LC84-3                        64 | p2 
      seg4 | 23                                                              63 | VCCINT 
      seg3 | 24                                                              62 | RESERVED 
      seg7 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  s  p  f  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  w  3  l  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  i     a  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  t     g  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  c     0  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  h        T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                  e:\eda\saomiaoxianshiyanzhen.rpt
saomiaoxianshiyanzhen

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A4       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A10      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    2/2    0/2       4/22( 18%)   
B2       7/ 8( 87%)   1/ 8( 12%)   6/ 8( 75%)    1/2    0/2       4/22( 18%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            14/53     ( 26%)
Total logic cells used:                         17/576    (  2%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.29/4    ( 82%)
Total fan-in:                                  56/2304    (  2%)

Total input pins required:                       9
Total input I/O cell registers required:         0
Total output pins required:                     11
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     17
Total flipflops required:                       14
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         3/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   1   0   0   1   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     10/0  
 B:      0   7   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      7/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   7   0   1   0   0   1   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     17/0  



Device-Specific Information:                  e:\eda\saomiaoxianshiyanzhen.rpt
saomiaoxianshiyanzhen

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
  44      -     -    -    --      INPUT                0    0    0    2  flag0
   2      -     -    -    --      INPUT                0    0    0    1  flag1
  84      -     -    -    --      INPUT                0    0    0    1  flag2
  65      -     -    B    --      INPUT                0    0    0    7  p0
  67      -     -    B    --      INPUT                0    0    0    7  p1
  64      -     -    B    --      INPUT                0    0    0    7  p2
  43      -     -    -    --      INPUT                0    0    0    7  p3
  42      -     -    -    --      INPUT                0    0    0    2  switch


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                  e:\eda\saomiaoxianshiyanzhen.rpt
saomiaoxianshiyanzhen

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  18      -     -    A    --     OUTPUT                0    1    0    0  seg0
  66      -     -    B    --     OUTPUT                0    1    0    0  seg1
  21      -     -    B    --     OUTPUT                0    1    0    0  seg2
  24      -     -    B    --     OUTPUT                0    1    0    0  seg3
  23      -     -    B    --     OUTPUT                0    1    0    0  seg4
  22      -     -    B    --     OUTPUT                0    1    0    0  seg5
   9      -     -    -    02     OUTPUT                0    1    0    0  seg6
  25      -     -    B    --     OUTPUT                0    1    0    0  seg7
  16      -     -    A    --     OUTPUT                0    1    0    0  sn0
  17      -     -    A    --     OUTPUT                0    1    0    0  sn1
  19      -     -    A    --     OUTPUT                0    1    0    0  sn2


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                  e:\eda\saomiaoxianshiyanzhen.rpt
saomiaoxianshiyanzhen

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      7     -    A    07       DFFE   +            0    1    1    0  |SAOMIAOXIANSHI:2|:34
   -      2     -    A    04       DFFE   +            0    1    1    0  |SAOMIAOXIANSHI:2|:36
   -      1     -    A    10       DFFE   +            0    1    1    0  |SAOMIAOXIANSHI:2|:38
   -      8     -    B    02       DFFE   +            4    0    1    0  |SAOMIAOXIANSHI:2|:40
   -      7     -    B    02       DFFE   +            4    0    1    0  |SAOMIAOXIANSHI:2|:42
   -      1     -    B    02       DFFE   +            4    0    1    0  |SAOMIAOXIANSHI:2|:44
   -      3     -    B    02       DFFE   +            4    0    1    0  |SAOMIAOXIANSHI:2|:46
   -      6     -    B    02       DFFE   +            4    0    1    0  |SAOMIAOXIANSHI:2|:48
   -      4     -    B    02       DFFE   +            4    0    1    0  |SAOMIAOXIANSHI:2|:50
   -      2     -    B    02       DFFE   +            4    0    1    0  |SAOMIAOXIANSHI:2|:52
   -      8     -    A    10       DFFE   +            0    4    1    0  |SAOMIAOXIANSHI:2|:54
   -      3     -    A    10       DFFE   +            0    3    0    4  |SAOMIAOXIANSHI:2|count2 (|SAOMIAOXIANSHI:2|:56)
   -      6     -    A    10       DFFE   +            0    3    0    4  |SAOMIAOXIANSHI:2|count1 (|SAOMIAOXIANSHI:2|:57)
   -      4     -    A    10       DFFE   +            0    2    0    5  |SAOMIAOXIANSHI:2|count0 (|SAOMIAOXIANSHI:2|:58)
   -      5     -    A    10        OR2    s           3    1    0    1  |SAOMIAOXIANSHI:2|~409~1
   -      7     -    A    10        OR2    s           3    1    0    1  |SAOMIAOXIANSHI:2|~650~1
   -      2     -    A    10        OR2    s   !       0    2    0    4  |SAOMIAOXIANSHI:2|~710~1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                  e:\eda\saomiaoxianshiyanzhen.rpt
saomiaoxianshiyanzhen

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/ 96(  0%)     6/ 48( 12%)     0/ 48(  0%)    0/16(  0%)      4/16( 25%)     0/16(  0%)
B:       6/ 96(  6%)     3/ 48(  6%)     0/ 48(  0%)    3/16( 18%)      6/16( 37%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久久一二三区| 波多野结衣亚洲| 久久欧美一区二区| 成人av在线一区二区| 中文字幕在线一区| 日本一区二区三区四区在线视频| 奇米精品一区二区三区在线观看| 欧美一级艳片视频免费观看| 粉嫩一区二区三区性色av| 午夜视频在线观看一区| 一区二区三区资源| 国产一区二区三区在线看麻豆| 三级不卡在线观看| 久久综合丝袜日本网| 26uuu色噜噜精品一区二区| 玉足女爽爽91| 麻豆91精品91久久久的内涵| 亚洲激情成人在线| 欧美一级精品大片| 精品国产一区a| 亚洲成人在线网站| 成人午夜看片网址| 日韩欧美国产三级| 一本色道久久综合亚洲91| 成人一区二区三区| 欧美日韩夫妻久久| 亚洲综合在线视频| 91成人国产精品| 婷婷中文字幕综合| 久久久精品黄色| 91美女蜜桃在线| 久久精品国产亚洲一区二区三区| 亚洲桃色在线一区| 欧美电影一区二区| 日本福利一区二区| 大桥未久av一区二区三区中文| 久久无码av三级| 高清国产一区二区三区| 欧美草草影院在线视频| 亚洲精选在线视频| 在线精品视频免费播放| 久久色在线观看| 美女视频网站黄色亚洲| 26uuu精品一区二区在线观看| 成人精品小蝌蚪| 欧美精品一区二区三区很污很色的| 日韩美女视频一区| 欧美精品自拍偷拍| 色婷婷激情久久| 91亚洲精品久久久蜜桃网站| 麻豆免费精品视频| 91成人在线免费观看| 国产精品久久久一区麻豆最新章节| 中文字幕一区二区三区不卡在线| 婷婷激情综合网| 91啦中文在线观看| 国产清纯在线一区二区www| 不卡一区二区三区四区| 国产精品国产成人国产三级| 国产午夜精品福利| 99久久99久久精品免费观看 | 一区二区三区.www| 成人国产精品免费观看动漫| 中文字幕一区二区三区av| 色综合欧美在线视频区| 中文字幕一区免费在线观看| 国产精品一区一区三区| 国产亚洲欧洲997久久综合| 色综合久久久久综合| 国产在线不卡一区| 国产精品久久久久永久免费观看| 99精品欧美一区二区三区综合在线| 精品人伦一区二区色婷婷| 蜜桃视频第一区免费观看| 国产精品国模大尺度视频| 精品国产凹凸成av人网站| 欧美自拍丝袜亚洲| 国产精品99久久久久久久vr| 国产精品乱人伦中文| 国产一区二区三区高清播放| 亚洲视频在线观看一区| 久久久久久久综合| 日本一区二区三区电影| 欧美一级片免费看| 99国产精品久| 日韩国产欧美在线观看| 成人欧美一区二区三区白人| av亚洲精华国产精华精华| 中文一区二区完整视频在线观看| 色偷偷成人一区二区三区91| 色悠久久久久综合欧美99| 国产99一区视频免费| 91在线云播放| 99久久伊人网影院| 美女视频黄a大片欧美| 久久九九久精品国产免费直播| 欧美日韩一区中文字幕| 麻豆精品视频在线观看免费| 国产女人18毛片水真多成人如厕| 久久一区二区视频| 中文字幕日韩欧美一区二区三区| 国产精品久久久久久久第一福利 | 亚洲永久精品国产| 亚洲激情校园春色| 日韩精品三区四区| 免费不卡在线观看| 日韩av电影天堂| 国产亚洲欧美色| 欧美性做爰猛烈叫床潮| 久久亚洲一区二区三区四区| 日韩亚洲欧美高清| 国产精品另类一区| 亚洲第一会所有码转帖| 日韩高清欧美激情| 国产精品系列在线观看| 91九色02白丝porn| 久久久久久久综合色一本| 亚洲成在人线免费| 国产精品一区二区三区网站| 欧美日韩大陆在线| 国产网站一区二区| 免费精品视频最新在线| 日本韩国视频一区二区| 国产偷v国产偷v亚洲高清| 日韩黄色小视频| 欧美亚洲动漫制服丝袜| 亚洲女同女同女同女同女同69| 美女在线一区二区| 欧美日韩一级二级| 一卡二卡欧美日韩| 色婷婷av一区二区三区大白胸| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 日韩和欧美一区二区三区| 成人性生交大片| 久久久久久免费毛片精品| 精品午夜久久福利影院| 欧美电影在线免费观看| 精品一区二区三区影院在线午夜| 欧美色涩在线第一页| 亚洲成人1区2区| 欧美第一区第二区| 国产精品一二三区在线| 久久久久久久久久久久久久久99| 韩国三级电影一区二区| 国产日韩欧美精品一区| 97久久超碰国产精品| 亚洲视频综合在线| 在线观看免费一区| 青青草97国产精品免费观看| 久久久久成人黄色影片| 91免费精品国自产拍在线不卡| 亚洲另类在线一区| 4hu四虎永久在线影院成人| 国产综合色视频| 亚洲欧洲日韩在线| 欧美日韩在线播放三区| 国产麻豆精品在线| 国产精品乱码一区二区三区软件| 欧美伊人久久大香线蕉综合69 | 国产一区欧美日韩| 亚洲天堂福利av| 欧美tickling网站挠脚心| 懂色av一区二区三区蜜臀| 午夜精品福利视频网站| 国产精品久久一级| 欧美精品一区二区久久婷婷| 欧美日韩免费高清一区色橹橹| 国产91精品免费| 美日韩一区二区| 亚洲国产成人av| 亚洲欧美精品午睡沙发| 久久久亚洲高清| 亚洲精品一区二区三区蜜桃下载 | 欧美高清性hdvideosex| 99视频有精品| 不卡的av电影| 成人黄色国产精品网站大全在线免费观看 | 蜜桃视频一区二区三区在线观看| 亚洲免费av观看| 成人免费一区二区三区视频| 国产免费成人在线视频| 久久色.com| 国产精品进线69影院| 亚洲桃色在线一区| 亚洲成人一区二区在线观看| 一级做a爱片久久| 天天综合日日夜夜精品| 午夜精品一区二区三区免费视频 | 高清不卡在线观看| 成年人网站91| 欧美日韩精品二区第二页| 欧美一区二区视频免费观看| 久久亚洲一区二区三区明星换脸| 精品国产91洋老外米糕| 国产精品视频九色porn| 亚洲午夜影视影院在线观看| 秋霞午夜av一区二区三区| 国产精品一区免费在线观看| 91亚洲精品久久久蜜桃网站 | 亚洲综合区在线|