?? jijia.rpt
字號:
Project Information e:\eda\jijia.rpt
MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 04/01/2008 19:30:57
Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
JIJIA
** DEVICE SUMMARY **
Chip/ Input Output Bidir Memory Memory LCs
POF Device Pins Pins Pins Bits % Utilized LCs % Utilized
jijia EPF10K10LC84-3 31 12 0 0 0 % 73 12 %
User Pins: 31 12 0
Project Information e:\eda\jijia.rpt
** FILE HIERARCHY **
|lpm_add_sub:290|
|lpm_add_sub:290|addcore:adder|
|lpm_add_sub:290|altshift:result_ext_latency_ffs|
|lpm_add_sub:290|altshift:carry_ext_latency_ffs|
|lpm_add_sub:290|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:666|
|lpm_add_sub:666|addcore:adder|
|lpm_add_sub:666|altshift:result_ext_latency_ffs|
|lpm_add_sub:666|altshift:carry_ext_latency_ffs|
|lpm_add_sub:666|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:765|
|lpm_add_sub:765|addcore:adder|
|lpm_add_sub:765|altshift:result_ext_latency_ffs|
|lpm_add_sub:765|altshift:carry_ext_latency_ffs|
|lpm_add_sub:765|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:864|
|lpm_add_sub:864|addcore:adder|
|lpm_add_sub:864|altshift:result_ext_latency_ffs|
|lpm_add_sub:864|altshift:carry_ext_latency_ffs|
|lpm_add_sub:864|altshift:oflow_ext_latency_ffs|
Device-Specific Information: e:\eda\jijia.rpt
jijia
***** Logic for device 'jijia' compiled without errors.
Device: EPF10K10LC84-3
FLEX 10K Configuration Scheme: Passive Serial
Device Options:
User-Supplied Start-Up Clock = OFF
Auto-Restart Configuration on Frame Error = OFF
Release Clears Before Tri-States = OFF
Enable Chip_Wide Reset = OFF
Enable Chip-Wide Output Enable = OFF
Enable INIT_DONE Output = OFF
JTAG User Code = 7f
^
C
R R R O
p E p p E p c E p N
r S r r S r o V S r G F
i E i i E i u C E i N _ ^
c R c c R c n C R c k D k k k k # D n
e V e e V e t I V r c e m I m m m m T O C
3 E 2 2 E 3 3 N E s l 2 2 N 2 1 2 1 C N E
1 D 1 3 D 2 3 T D t k 0 0 T 3 2 1 0 K E O
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
^DATA0 | 12 74 | #TDO
^DCLK | 13 73 | count10
^nCE | 14 72 | count11
#TDI | 15 71 | count20
count22 | 16 70 | count12
count32 | 17 69 | count31
count21 | 18 68 | GNDINT
count30 | 19 67 | RESERVED
VCCINT | 20 66 | time32
time31 | 21 65 | time30
time43 | 22 EPF10K10LC84-3 64 | time41
time40 | 23 63 | VCCINT
time33 | 24 62 | RESERVED
time42 | 25 61 | RESERVED
GNDINT | 26 60 | RESERVED
RESERVED | 27 59 | RESERVED
RESERVED | 28 58 | RESERVED
RESERVED | 29 57 | #TMS
RESERVED | 30 56 | #TRST
^MSEL0 | 31 55 | ^nSTATUS
^MSEL1 | 32 54 | price12
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
V ^ R R c R p V G w p p V G k p p p k k c
C n E E o E r C N a r r C N m r r r m m o
C C S S u S i C D i i i C D 1 i i i 1 2 u
I O E E n E c I I t c c I I 3 c c c 1 2 n
N N R R t R e N N _ e e N N e e e t
T F V V 2 V 3 T T e 3 2 T T 1 1 1 1
I E E 3 E 3 n 0 2 3 1 0 3
G D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: e:\eda\jijia.rpt
jijia
** RESOURCE USAGE **
Logic Column Row
Array Interconnect Interconnect Clears/ External
Block Logic Cells Driven Driven Clocks Presets Interconnect
A1 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 0/2 0/2 9/22( 40%)
A5 8/ 8(100%) 0/ 8( 0%) 5/ 8( 62%) 0/2 0/2 9/22( 40%)
A6 8/ 8(100%) 1/ 8( 12%) 2/ 8( 25%) 1/2 1/2 12/22( 54%)
A7 8/ 8(100%) 0/ 8( 0%) 6/ 8( 75%) 0/2 0/2 7/22( 31%)
A9 6/ 8( 75%) 1/ 8( 12%) 5/ 8( 62%) 1/2 1/2 4/22( 18%)
A10 8/ 8(100%) 0/ 8( 0%) 4/ 8( 50%) 0/2 0/2 11/22( 50%)
A17 8/ 8(100%) 0/ 8( 0%) 5/ 8( 62%) 1/2 1/2 7/22( 31%)
A19 8/ 8(100%) 1/ 8( 12%) 4/ 8( 50%) 1/2 1/2 6/22( 27%)
A24 8/ 8(100%) 0/ 8( 0%) 5/ 8( 62%) 1/2 1/2 14/22( 63%)
B8 3/ 8( 37%) 1/ 8( 12%) 0/ 8( 0%) 0/2 0/2 8/22( 36%)
Embedded Column Row
Array Embedded Interconnect Interconnect Read/ External
Block Cells Driven Driven Clocks Write Interconnect
Total dedicated input pins used: 6/6 (100%)
Total I/O pins used: 37/53 ( 69%)
Total logic cells used: 73/576 ( 12%)
Total embedded cells used: 0/24 ( 0%)
Total EABs used: 0/3 ( 0%)
Average fan-in: 3.30/4 ( 82%)
Total fan-in: 241/2304 ( 10%)
Total input pins required: 31
Total input I/O cell registers required: 0
Total output pins required: 12
Total output I/O cell registers required: 0
Total buried I/O cell registers required: 0
Total bidirectional pins required: 0
Total reserved pins required 0
Total logic cells required: 73
Total flipflops required: 12
Total packed registers required: 0
Total logic cells in carry chains: 0
Total number of carry chains: 0
Total logic cells in cascade chains: 0
Total number of cascade chains: 0
Total single-pin Clock Enables required: 0
Total single-pin Output Enables required: 0
Synthesized logic cells: 4/ 576 ( 0%)
Logic Cell and Embedded Cell Counts
Column: 01 02 03 04 05 06 07 08 09 10 11 12 EA 13 14 15 16 17 18 19 20 21 22 23 24 Total(LC/EC)
A: 8 0 0 0 8 8 8 0 6 8 0 0 0 0 0 0 0 8 0 8 0 0 0 0 8 70/0
B: 0 0 0 0 0 0 0 3 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 3/0
C: 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0/0
Total: 8 0 0 0 8 8 8 3 6 8 0 0 0 0 0 0 0 8 0 8 0 0 0 0 8 73/0
Device-Specific Information: e:\eda\jijia.rpt
jijia
** INPUTS **
Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
1 - - - -- INPUT G 0 0 0 0 clk
78 - - - 24 INPUT 0 0 0 1 km10
51 - - - 18 INPUT 0 0 0 1 km11
80 - - - 23 INPUT 0 0 0 1 km12
47 - - - 14 INPUT 0 0 0 1 km13
83 - - - 13 INPUT 0 0 0 1 km20
79 - - - 24 INPUT 0 0 0 1 km21
52 - - - 19 INPUT 0 0 0 1 km22
81 - - - 22 INPUT 0 0 0 1 km23
50 - - - 17 INPUT 0 0 0 2 price10
49 - - - 16 INPUT 0 0 0 2 price11
54 - - - 21 INPUT 0 0 0 1 price12
48 - - - 15 INPUT 0 0 0 1 price13
84 - - - -- INPUT 0 0 0 3 price20
9 - - - 02 INPUT 0 0 0 2 price21
44 - - - -- INPUT 0 0 0 3 price22
8 - - - 03 INPUT 0 0 0 3 price23
43 - - - -- INPUT 0 0 0 2 price30
11 - - - 01 INPUT 0 0 0 3 price31
6 - - - 04 INPUT 0 0 0 2 price32
39 - - - 11 INPUT 0 0 0 1 price33
2 - - - -- INPUT G 0 0 0 0 rst
65 - - B -- INPUT 0 0 0 1 time30
21 - - B -- INPUT 0 0 0 1 time31
66 - - B -- INPUT 0 0 0 1 time32
24 - - B -- INPUT 0 0 0 1 time33
23 - - B -- INPUT 0 0 0 1 time40
64 - - B -- INPUT 0 0 0 1 time41
25 - - B -- INPUT 0 0 0 1 time42
22 - - B -- INPUT 0 0 0 1 time43
42 - - - -- INPUT 0 0 0 17 wait_en
Code:
s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: e:\eda\jijia.rpt
jijia
** OUTPUTS **
Fed By Fed By Fan-In Fan-Out
Pin LC EC Row Col Primitive Code INP FBK OUT FBK Name
73 - - A -- OUTPUT 0 1 0 0 count10
72 - - A -- OUTPUT 0 1 0 0 count11
70 - - A -- OUTPUT 0 1 0 0 count12
53 - - - 20 OUTPUT 0 1 0 0 count13
71 - - A -- OUTPUT 0 1 0 0 count20
18 - - A -- OUTPUT 0 1 0 0 count21
16 - - A -- OUTPUT 0 1 0 0 count22
37 - - - 09 OUTPUT 0 1 0 0 count23
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -