亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? an_switch.rpt

?? 消抖程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                       e:\eda\an_switch.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 03/30/2008 21:14:56

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


AN_SWITCH


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

an_switch
      EPF10K10LC84-3       3      3      0    0         0  %    3        0  %

User Pins:                 3      3      0  



Device-Specific Information:                              e:\eda\an_switch.rpt
an_switch

***** Logic for device 'an_switch' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                              s                          C     
                R  R  R  R  R  R  R     R     w     R     R  R  R  R     O     
                E  E  E  E  E  E  E     E  s  i     E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S  t  t  G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  a  c  N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  r  h  D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  _  _  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  i  i  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  n  n  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
   wait_en | 16                                                              70 | star 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | switch 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  w  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  a  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  i  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  t  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  e  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  n  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E           _           E  E  E  E  E  E  E  
                   G  D  D  D  D  D           i           D  D  D  D  D  D  D  
                                              n                                
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                              e:\eda\an_switch.rpt
an_switch

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
A17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
C20      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                             3/53     (  5%)
Total logic cells used:                          3/576    (  0%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   3/2304    (  0%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                      3
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      3
Total flipflops required:                        3
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0      2/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   1   0   0   0   0      1/0  

Total:   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   1   0   0   1   0   0   0   0      3/0  



Device-Specific Information:                              e:\eda\an_switch.rpt
an_switch

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT  G             0    0    0    0  star_in
   1      -     -    -    --      INPUT  G             0    0    0    0  switch_in
  43      -     -    -    --      INPUT  G             0    0    0    0  waiten_in


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                              e:\eda\an_switch.rpt
an_switch

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本韩国精品一区二区在线观看| 欧美一区二区在线观看| 国产剧情一区二区三区| 美国十次了思思久久精品导航| 视频在线在亚洲| 亚洲国产成人精品视频| 婷婷国产在线综合| 日本aⅴ精品一区二区三区| 日本成人在线视频网站| 免费成人美女在线观看.| 免费看日韩a级影片| 九九在线精品视频| 国产精一区二区三区| 国产一区二区三区四区五区美女| 国产在线精品免费| 成人午夜私人影院| 色播五月激情综合网| 在线免费观看日韩欧美| 欧美男生操女生| 欧美mv和日韩mv国产网站| 久久久国产午夜精品| 一色桃子久久精品亚洲| 一区二区三区四区精品在线视频| 亚洲国产精品精华液网站 | 国产经典欧美精品| caoporen国产精品视频| 日本精品一区二区三区四区的功能| 欧美在线观看一区| 日韩欧美国产三级| 国产午夜精品一区二区| 亚洲激情图片小说视频| 美腿丝袜在线亚洲一区| 国产一区二区三区在线看麻豆| 成人黄色小视频在线观看| 欧美影院一区二区三区| 精品国产乱码91久久久久久网站| 国产精品三级av| 亚洲va欧美va人人爽午夜 | 欧美不卡一区二区三区| 久久久久久9999| 一区二区欧美在线观看| 精品久久久三级丝袜| 日韩无一区二区| 亚洲国产精品高清| 亚洲国产另类精品专区| 久久91精品国产91久久小草 | 欧美日韩国产精品成人| 精品国产污网站| 亚洲欧美日韩在线| 老司机午夜精品99久久| 不卡电影免费在线播放一区| 欧美三级乱人伦电影| 国产色一区二区| 天堂av在线一区| 91首页免费视频| 2023国产精品| 亚洲国产婷婷综合在线精品| 国产成人免费av在线| 欧美日韩不卡一区| 国产精品动漫网站| 麻豆精品在线观看| 日本高清成人免费播放| 久久人人爽爽爽人久久久| 亚洲丰满少妇videoshd| 成人免费看视频| 日韩情涩欧美日韩视频| 一区二区三区蜜桃| 北条麻妃一区二区三区| 欧美变态tickling挠脚心| 亚洲一区二区三区四区的| 国产iv一区二区三区| 日韩视频在线观看一区二区| 亚洲综合图片区| 99视频热这里只有精品免费| 欧美精品一区二区高清在线观看| 亚洲国产精品久久一线不卡| 不卡电影一区二区三区| 久久久不卡影院| 久久er99精品| 日韩一级在线观看| 日韩专区一卡二卡| 欧美日韩三级在线| 一区二区成人在线观看| 91丨porny丨中文| 国产精品久久免费看| 春色校园综合激情亚洲| 精品国产乱码久久久久久免费 | 欧美午夜一区二区三区| 亚洲视频一区二区在线| 波多野结衣欧美| 国产精品久久久久aaaa樱花 | 91浏览器打开| 中文字幕中文在线不卡住| 国产激情偷乱视频一区二区三区| 欧美大片拔萝卜| 免费不卡在线视频| 欧美一级久久久久久久大片| 午夜精品久久久久| 欧美电影在线免费观看| 日韩精品一卡二卡三卡四卡无卡| 欧美日韩精品二区第二页| 五月天激情综合| 91麻豆精品国产自产在线观看一区| 亚洲国产中文字幕在线视频综合| 欧美亚洲国产怡红院影院| 亚洲影院免费观看| 欧美三级乱人伦电影| 亚洲国产日产av| 精品一区二区日韩| 免费人成精品欧美精品| 中文字幕一区二区三区在线不卡| 亚洲三级电影全部在线观看高清| 国产精品资源站在线| 欧美天堂一区二区三区| 美女在线一区二区| 免费观看久久久4p| 一区二区三区四区精品在线视频| 国产亚洲欧美激情| 国产精品福利一区二区三区| 久久久综合精品| 久久精品综合网| 久久久一区二区三区捆绑**| 久久亚洲二区三区| 国产网红主播福利一区二区| 日本一区二区免费在线观看视频 | 日韩一级在线观看| 欧美白人最猛性xxxxx69交| 538prom精品视频线放| 色哟哟在线观看一区二区三区| 国产91精品精华液一区二区三区| 国产乱人伦精品一区二区在线观看 | 99这里都是精品| 91麻豆成人久久精品二区三区| 99re视频精品| 欧美日韩一区三区| 欧美本精品男人aⅴ天堂| 久久久久久久精| 国产精品久久久久毛片软件| 亚洲成人资源在线| 国产精品一区二区在线播放| 99精品一区二区| 成人精品在线视频观看| 国产亚洲一区二区三区四区 | 亚洲啪啪综合av一区二区三区| 亚洲综合小说图片| 国产精品夜夜嗨| 日本久久一区二区三区| 2017欧美狠狠色| 亚洲午夜一区二区三区| 成人性生交大片| 日韩欧美国产高清| 亚洲日本成人在线观看| 麻豆视频观看网址久久| 欧美性猛交xxxxxxxx| 国产精品少妇自拍| 亚洲欧美日韩综合aⅴ视频| 欧美高清在线一区二区| 国产真实乱子伦精品视频| 精品视频免费在线| 亚洲曰韩产成在线| www.欧美色图| 国产欧美综合在线| 激情成人午夜视频| 日韩亚洲电影在线| 亚洲一区二区黄色| 成人福利视频网站| 久久九九国产精品| 国产成人亚洲综合a∨婷婷| 色综合久久九月婷婷色综合| 欧洲色大大久久| 久久综合九色综合97婷婷女人 | 久久久精品黄色| 久久99久久精品| 久久蜜臀精品av| 国产麻豆精品在线| 亚洲精品一线二线三线无人区| 亚洲成人在线免费| 91精品国产高清一区二区三区 | 99精品视频在线免费观看| 精品少妇一区二区三区在线播放| 手机精品视频在线观看| 8x福利精品第一导航| 男人操女人的视频在线观看欧美| 欧美色综合网站| 免费成人美女在线观看| 精品免费视频.| 成人短视频下载| 亚洲综合无码一区二区| 91麻豆精品国产自产在线| 国产综合色视频| 亚洲欧美激情小说另类| 成人性生交大片免费看在线播放| 91丨国产丨九色丨pron| 国产精品久久久久9999吃药| 成人久久18免费网站麻豆| 国产精品久久福利| www国产精品av| 成人h精品动漫一区二区三区| 亚洲免费观看在线视频| 欧美精品日韩综合在线|