亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? jishuqi_60.rpt

?? 消抖程序
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                                      e:\eda\jishuqi_60.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 04/16/2008 22:11:41

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


JISHUQI_60


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

jishuqi_60
      EPF10K10LC84-3       2      1      0    0         0  %    62       10 %

User Pins:                 2      1      0  



Project Information                                      e:\eda\jishuqi_60.rpt

** FILE HIERARCHY **



|lpm_add_sub:184|
|lpm_add_sub:184|addcore:adder|
|lpm_add_sub:184|altshift:result_ext_latency_ffs|
|lpm_add_sub:184|altshift:carry_ext_latency_ffs|
|lpm_add_sub:184|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                             e:\eda\jishuqi_60.rpt
jishuqi_60

***** Logic for device 'jishuqi_60' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E        N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R        D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V     c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  e  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  n  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
        co | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                             e:\eda\jishuqi_60.rpt
jishuqi_60

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B1       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    1/2       6/22( 27%)   
B2       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    1/2       4/22( 18%)   
B3       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       6/22( 27%)   
B7       8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    1/2       2/22(  9%)   
B9       7/ 8( 87%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       4/22( 18%)   
B12      8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    1/2       4/22( 18%)   
B15      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       4/22( 18%)   
B19      7/ 8( 87%)   0/ 8(  0%)   3/ 8( 37%)    1/2    1/2       7/22( 31%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                             1/53     (  1%)
Total logic cells used:                         62/576    ( 10%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.32/4    ( 83%)
Total fan-in:                                 206/2304    (  8%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     62
Total flipflops required:                       33
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         9/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      8   8   8   0   0   0   8   0   7   0   0   8   0   0   0   8   0   0   0   7   0   0   0   0   0     62/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   8   8   8   0   0   0   8   0   7   0   0   8   0   0   0   8   0   0   0   7   0   0   0   0   0     62/0  



Device-Specific Information:                             e:\eda\jishuqi_60.rpt
jishuqi_60

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0    0  en


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                             e:\eda\jishuqi_60.rpt
jishuqi_60

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  24      -     -    B    --     OUTPUT                0    1    0    0  co


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                             e:\eda\jishuqi_60.rpt
jishuqi_60

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    B    09       AND2                0    2    0    4  |LPM_ADD_SUB:184|addcore:adder|:167
   -      5     -    B    15       AND2                0    2    0    4  |LPM_ADD_SUB:184|addcore:adder|:171
   -      6     -    B    15       AND2                0    2    0    1  |LPM_ADD_SUB:184|addcore:adder|:175
   -      1     -    B    15       AND2                0    4    0    2  |LPM_ADD_SUB:184|addcore:adder|:183
   -      3     -    B    19       AND2                0    2    0    3  |LPM_ADD_SUB:184|addcore:adder|:187
   -      8     -    B    19       AND2                0    3    0    4  |LPM_ADD_SUB:184|addcore:adder|:195
   -      1     -    B    09       AND2                0    2    0    1  |LPM_ADD_SUB:184|addcore:adder|:199
   -      7     -    B    12       AND2                0    4    0    4  |LPM_ADD_SUB:184|addcore:adder|:207
   -      8     -    B    12       AND2                0    2    0    1  |LPM_ADD_SUB:184|addcore:adder|:211
   -      1     -    B    12       AND2                0    4    0    4  |LPM_ADD_SUB:184|addcore:adder|:219
   -      5     -    B    03       AND2                0    2    0    1  |LPM_ADD_SUB:184|addcore:adder|:223
   -      2     -    B    03       AND2                0    4    0    2  |LPM_ADD_SUB:184|addcore:adder|:231
   -      4     -    B    02       AND2                0    2    0    3  |LPM_ADD_SUB:184|addcore:adder|:235
   -      5     -    B    02       AND2                0    3    0    3  |LPM_ADD_SUB:184|addcore:adder|:243
   -      1     -    B    02       AND2                0    3    0    3  |LPM_ADD_SUB:184|addcore:adder|:251
   -      6     -    B    01       AND2                0    3    0    3  |LPM_ADD_SUB:184|addcore:adder|:259
   -      4     -    B    01       AND2                0    3    0    3  |LPM_ADD_SUB:184|addcore:adder|:267
   -      2     -    B    07       AND2                0    3    0    3  |LPM_ADD_SUB:184|addcore:adder|:275
   -      6     -    B    07       AND2                0    2    0    1  |LPM_ADD_SUB:184|addcore:adder|:279
   -      6     -    B    09       DFFE   +            0    4    1    0  :3
   -      7     -    B    07       DFFE   +            0    3    0    1  temp31 (:7)
   -      5     -    B    07       DFFE   +            0    3    0    2  temp30 (:8)
   -      3     -    B    07       DFFE   +            0    2    0    3  temp29 (:9)
   -      1     -    B    07       DFFE   +            0    3    0    2  temp28 (:10)
   -      4     -    B    07       DFFE   +            0    2    0    3  temp27 (:11)
   -      8     -    B    01       DFFE   +            0    3    0    2  temp26 (:12)
   -      7     -    B    01       DFFE   +            0    2    0    3  temp25 (:13)
   -      5     -    B    01       DFFE   +            0    3    0    2  temp24 (:14)
   -      2     -    B    01       DFFE   +            0    2    0    3  temp23 (:15)
   -      8     -    B    02       DFFE   +            0    3    0    2  temp22 (:16)
   -      7     -    B    02       DFFE   +            0    2    0    3  temp21 (:17)
   -      6     -    B    02       DFFE   +            0    3    0    2  temp20 (:18)
   -      2     -    B    02       DFFE   +            0    2    0    3  temp19 (:19)
   -      4     -    B    03       DFFE   +            0    2    0    2  temp18 (:20)
   -      7     -    B    03       DFFE   +            0    3    0    2  temp17 (:21)
   -      1     -    B    03       DFFE   +            0    3    0    3  temp16 (:22)
   -      8     -    B    03       DFFE   +            0    2    0    4  temp15 (:23)
   -      5     -    B    12       DFFE   +            0    3    0    2  temp14 (:24)
   -      6     -    B    12       DFFE   +            0    3    0    3  temp13 (:25)
   -      4     -    B    12       DFFE   +            0    2    0    4  temp12 (:26)
   -      2     -    B    12       DFFE   +            0    3    0    2  temp11 (:27)

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩三级视频在线观看| 国产精品电影一区二区三区| 色av一区二区| 99久久久无码国产精品| 国产98色在线|日韩| 国产精品一卡二| 国产成人激情av| 成人午夜视频福利| 成人伦理片在线| 99久久国产综合精品色伊| 99精品久久久久久| 色视频欧美一区二区三区| 色哟哟一区二区| 欧美色中文字幕| 欧美一区二区三区视频在线| 日韩欧美美女一区二区三区| 精品成人一区二区三区四区| 国产欧美综合色| 最新日韩av在线| 亚洲女同一区二区| 亚洲成人777| 蜜芽一区二区三区| 国产乱国产乱300精品| 成人午夜激情影院| 在线观看三级视频欧美| 69堂亚洲精品首页| 久久久精品中文字幕麻豆发布| 中文在线一区二区| 一区二区三区四区五区视频在线观看| 亚洲黄色尤物视频| 久久国产生活片100| 粉嫩在线一区二区三区视频| 在线看日本不卡| 欧美大片日本大片免费观看| 久久精品免费在线观看| 亚洲男人天堂av网| 秋霞午夜av一区二区三区| 国产91在线看| 欧美日韩一区二区电影| 精品国产精品网麻豆系列| 亚洲色图清纯唯美| 麻豆精品在线视频| 91婷婷韩国欧美一区二区| 91精品欧美福利在线观看| 日本一区二区综合亚洲| 亚洲高清免费观看高清完整版在线观看 | 欧美在线999| 精品日韩一区二区三区免费视频| 国产精品国产自产拍高清av王其| 日韩在线观看一区二区| 成人激情文学综合网| 欧美理论在线播放| 欧美国产成人在线| 日韩中文欧美在线| 不卡的电影网站| 91精品国产丝袜白色高跟鞋| 国产精品家庭影院| 麻豆成人91精品二区三区| 日本道精品一区二区三区| 2022国产精品视频| 亚洲va在线va天堂| 99精品视频在线观看免费| 欧美电影精品一区二区| 亚洲一区二区中文在线| 不卡在线视频中文字幕| 精品国产乱码91久久久久久网站| 一区二区三区日韩欧美| 懂色av一区二区三区免费观看| 日韩一本二本av| 亚洲自拍偷拍麻豆| av午夜精品一区二区三区| 欧美精品一区二区在线观看| 亚洲小少妇裸体bbw| 99视频有精品| 国产亚洲欧美日韩俺去了| 美女视频黄免费的久久| 欧美日韩在线三级| 亚洲少妇中出一区| 成人激情免费视频| 国产欧美日韩一区二区三区在线观看| 蜜桃视频一区二区三区在线观看| 欧美日韩免费一区二区三区| 成人欧美一区二区三区| 国产99久久久国产精品| 2024国产精品| 精一区二区三区| 日韩一区二区免费视频| 污片在线观看一区二区| 在线观看日韩高清av| 樱桃视频在线观看一区| 91捆绑美女网站| 综合在线观看色| 91玉足脚交白嫩脚丫在线播放| 国产女人aaa级久久久级| 国产精品一二二区| 国产欧美1区2区3区| 国产不卡视频一区二区三区| 久久久久久久久一| 国产福利精品导航| 久久久一区二区三区捆绑**| 精品亚洲欧美一区| 欧美精品一区二区三区蜜桃视频| 麻豆国产欧美日韩综合精品二区| 日韩欧美三级在线| 国内精品嫩模私拍在线| 久久久不卡影院| 成人激情图片网| 综合久久综合久久| 色狠狠桃花综合| 亚洲国产综合在线| 欧美一区二区视频在线观看2020| 首页国产欧美日韩丝袜| 欧美一区二区三区免费在线看 | 成人丝袜高跟foot| 中文字幕高清一区| 色老头久久综合| 日日摸夜夜添夜夜添国产精品 | 亚洲电影一区二区三区| 在线播放欧美女士性生活| 美女在线视频一区| 久久久美女毛片| 成人av午夜影院| 亚洲精品videosex极品| 91.xcao| 久久成人精品无人区| 久久久久久久免费视频了| 成人国产在线观看| 亚洲成人免费视| 久久综合999| 91视频在线观看| 日日骚欧美日韩| 久久精品亚洲乱码伦伦中文| 色婷婷精品久久二区二区蜜臀av| 亚欧色一区w666天堂| 久久麻豆一区二区| 91麻豆国产精品久久| 欧美aaaaaa午夜精品| 欧美韩国日本不卡| 在线观看免费一区| 麻豆91精品视频| 亚洲国产精品成人综合色在线婷婷| 91免费在线播放| 日韩高清一区二区| 中文字幕中文字幕在线一区 | aaa亚洲精品一二三区| 亚洲综合小说图片| 久久视频一区二区| 日本乱码高清不卡字幕| 久久精品国产免费| 亚洲欧美日韩一区二区三区在线观看| 欧美日韩激情在线| 豆国产96在线|亚洲| 亚洲成在人线在线播放| 国产欧美日韩精品在线| 欧美色爱综合网| 国产成人av电影在线播放| 偷窥国产亚洲免费视频| 亚洲国产精品成人综合色在线婷婷| 欧美日韩中文字幕一区| 成人黄页毛片网站| 琪琪一区二区三区| 曰韩精品一区二区| 欧美激情艳妇裸体舞| 日韩精品一区二区三区老鸭窝| 99久久国产综合精品色伊| 国产一区二三区好的| 亚洲成人激情综合网| 亚洲日本在线天堂| 久久精品视频一区二区| 91麻豆精品国产91久久久使用方法 | 亚洲综合色成人| 国产日韩欧美高清| 欧美mv和日韩mv的网站| 欧美这里有精品| 9l国产精品久久久久麻豆| 国内精品自线一区二区三区视频| 亚洲成人精品影院| 一区二区三区资源| 国产精品久久久久影院色老大| 欧美变态凌虐bdsm| 欧美精选午夜久久久乱码6080| 91网上在线视频| 成人av电影在线观看| 国产精品影视网| 久久国产视频网| 免费成人你懂的| 青青草97国产精品免费观看无弹窗版| 一区二区在线观看视频在线观看| 中文字幕日本不卡| 中文文精品字幕一区二区| 精品国产91九色蝌蚪| 欧美电影免费观看高清完整版在| 4438成人网| 欧美人与性动xxxx| 欧美视频日韩视频在线观看| 欧美性生活大片视频| 在线免费亚洲电影| 欧美伊人久久久久久久久影院 | 久久久影院官网| 久久久无码精品亚洲日韩按摩|