亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? tiaojia.rpt

?? 消抖程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                         e:\eda\tiaojia.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 04/01/2008 19:38:48

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


TIAOJIA


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

tiaojia   EPF10K10LC84-3   3      12     0    0         0  %    26       4  %

User Pins:                 3      12     0  



Project Information                                         e:\eda\tiaojia.rpt

** FILE HIERARCHY **



|lpm_add_sub:51|
|lpm_add_sub:51|addcore:adder|
|lpm_add_sub:51|altshift:result_ext_latency_ffs|
|lpm_add_sub:51|altshift:carry_ext_latency_ffs|
|lpm_add_sub:51|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:127|
|lpm_add_sub:127|addcore:adder|
|lpm_add_sub:127|altshift:result_ext_latency_ffs|
|lpm_add_sub:127|altshift:carry_ext_latency_ffs|
|lpm_add_sub:127|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:203|
|lpm_add_sub:203|addcore:adder|
|lpm_add_sub:203|altshift:result_ext_latency_ffs|
|lpm_add_sub:203|altshift:carry_ext_latency_ffs|
|lpm_add_sub:203|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:260|
|lpm_add_sub:260|addcore:adder|
|lpm_add_sub:260|altshift:result_ext_latency_ffs|
|lpm_add_sub:260|altshift:carry_ext_latency_ffs|
|lpm_add_sub:260|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                                e:\eda\tiaojia.rpt
tiaojia

***** Logic for device 'tiaojia' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E  f     N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  l  s  D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  a  u  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  g  r  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  1  e  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
   price22 | 21                                                              65 | RESERVED 
   price21 | 22                        EPF10K10LC84-3                        64 | RESERVED 
   price23 | 23                                                              63 | VCCINT 
   price20 | 24                                                              62 | price30 
  RESERVED | 25                                                              61 | price33 
    GNDINT | 26                                                              60 | price32 
   price12 | 27                                                              59 | RESERVED 
   price11 | 28                                                              58 | price31 
   price13 | 29                                                              57 | #TMS 
   price10 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  u  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  p  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D     D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I     I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N     N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T     T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                e:\eda\tiaojia.rpt
tiaojia

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B12      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       1/22(  4%)   
C4       5/ 8( 62%)   1/ 8( 12%)   2/ 8( 25%)    1/2    0/2       1/22(  4%)   
C9       7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       1/22(  4%)   
C22      7/ 8( 87%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 3/6      ( 50%)
Total I/O pins used:                            12/53     ( 22%)
Total logic cells used:                         26/576    (  4%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.23/4    ( 80%)
Total fan-in:                                  84/2304    (  3%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                     12
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     26
Total flipflops required:                       14
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   7   0   0   0   0   0   0   0   0   0   0   0   0   0      7/0  
 C:      0   0   0   5   0   0   0   0   7   0   0   0   0   0   0   0   0   0   0   0   0   0   7   0   0     19/0  

Total:   0   0   0   5   0   0   0   0   7   0   0   7   0   0   0   0   0   0   0   0   0   0   7   0   0     26/0  



Device-Specific Information:                                e:\eda\tiaojia.rpt
tiaojia

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    5  flag1
   1      -     -    -    --      INPUT  G             0    0    0    0  sure
  43      -     -    -    --      INPUT  G             0    0    0    0  up


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                                e:\eda\tiaojia.rpt
tiaojia

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  30      -     -    C    --     OUTPUT                0    1    0    0  price10
  28      -     -    C    --     OUTPUT                0    1    0    0  price11
  27      -     -    C    --     OUTPUT                0    1    0    0  price12
  29      -     -    C    --     OUTPUT                0    1    0    0  price13
  24      -     -    B    --     OUTPUT                0    1    0    0  price20
  22      -     -    B    --     OUTPUT                0    1    0    0  price21
  21      -     -    B    --     OUTPUT                0    1    0    0  price22
  23      -     -    B    --     OUTPUT                0    1    0    0  price23
  62      -     -    C    --     OUTPUT                0    1    0    0  price30
  58      -     -    C    --     OUTPUT                0    1    0    0  price31
  60      -     -    C    --     OUTPUT                0    1    0    0  price32
  61      -     -    C    --     OUTPUT                0    1    0    0  price33


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                                e:\eda\tiaojia.rpt
tiaojia

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    C    09       AND2                0    2    0    1  |LPM_ADD_SUB:51|addcore:adder|:55
   -      6     -    C    09       AND2                0    3    0    1  |LPM_ADD_SUB:51|addcore:adder|:59
   -      5     -    B    12       AND2                0    2    0    1  |LPM_ADD_SUB:127|addcore:adder|:55
   -      7     -    B    12       AND2                0    3    0    1  |LPM_ADD_SUB:127|addcore:adder|:59
   -      5     -    C    22       AND2                0    2    0    1  |LPM_ADD_SUB:203|addcore:adder|:55
   -      7     -    C    22       AND2                0    3    0    1  |LPM_ADD_SUB:203|addcore:adder|:59
   -      5     -    C    09       DFFE   +            0    3    1    1  data13 (:24)
   -      1     -    C    09       DFFE   +            0    3    1    2  data12 (:25)
   -      3     -    C    09       DFFE   +            0    3    1    3  data11 (:26)
   -      7     -    C    09       DFFE   +            0    1    1    4  data10 (:27)
   -      1     -    C    04       AND2        !       1    2    0    4  :36
   -      2     -    C    09        OR2        !       0    4    0    3  :42
   -      3     -    B    12       DFFE   +            0    3    1    1  data23 (:100)
   -      1     -    B    12       DFFE   +            0    3    1    2  data22 (:101)
   -      2     -    B    12       DFFE   +            0    3    1    3  data21 (:102)
   -      6     -    B    12       DFFE   +            0    1    1    4  data20 (:103)
   -      4     -    C    04       AND2        !       1    2    0    4  :112
   -      4     -    B    12        OR2        !       0    4    0    3  :118
   -      2     -    C    22       DFFE   +            0    3    1    1  data33 (:176)
   -      4     -    C    22       DFFE   +            0    3    1    2  data32 (:177)
   -      6     -    C    22       DFFE   +            0    3    1    3  data31 (:178)
   -      1     -    C    22       DFFE   +            0    1    1    4  data30 (:179)
   -      2     -    C    04       AND2        !       1    2    0    4  :188
   -      3     -    C    22        OR2        !       0    4    0    3  :194
   -      3     -    C    04       DFFE   +            1    1    0    4  count11 (:248)
   -      5     -    C    04       DFFE   +            1    1    0    4  count10 (:249)


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                                e:\eda\tiaojia.rpt
tiaojia

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
B:       0/ 96(  0%)     5/ 48( 10%)     0/ 48(  0%)    0/16(  0%)      4/16( 25%)     0/16(  0%)
C:       2/ 96(  2%)     4/ 48(  8%)     4/ 48(  8%)    0/16(  0%)      8/16( 50%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
中文字幕一区二区在线播放| 日韩一级黄色大片| 欧美主播一区二区三区| 制服丝袜在线91| 中日韩免费视频中文字幕| 亚洲成人动漫精品| 国产999精品久久| 欧美日韩一区二区在线视频| 中文字幕 久热精品 视频在线| 亚洲观看高清完整版在线观看| 成人在线一区二区三区| 91精品国产aⅴ一区二区| 亚洲男人天堂av网| 高清国产一区二区三区| 日韩精品最新网址| 视频在线观看一区| 91在线你懂得| 中文字幕的久久| 激情综合五月天| 91精品国产高清一区二区三区蜜臀| 日韩美女久久久| 成人性生交大片免费看中文| 日韩亚洲欧美一区| 亚洲国产视频a| 色哟哟国产精品| 亚洲精品中文字幕乱码三区| 成人性生交大片免费看中文| 久久久亚洲午夜电影| 日韩av中文在线观看| 在线精品亚洲一区二区不卡| 亚洲色图视频免费播放| av电影天堂一区二区在线观看| 国产日韩欧美a| 粉嫩av一区二区三区粉嫩| 久久夜色精品一区| 国产一区二区三区不卡在线观看 | 亚洲国产精品成人综合 | 欧美剧情片在线观看| 亚洲日韩欧美一区二区在线| 成人深夜福利app| 国产精品女上位| 99久久精品免费精品国产| 国产精品福利一区二区| 99国产精品久久久久| 亚洲色图一区二区| 欧美日韩一区二区电影| 婷婷丁香激情综合| 欧美一区二区性放荡片| 美女视频免费一区| 欧美一区二区三区在线观看| 精品一区二区在线看| 久久久不卡网国产精品一区| 成人免费毛片高清视频| 亚洲三级电影全部在线观看高清| 91福利精品视频| 日韩av电影一区| 久久综合久久99| 99国产欧美另类久久久精品| 亚洲综合视频网| 日韩午夜激情av| 国产a视频精品免费观看| 亚洲日本一区二区三区| 欧美日韩视频专区在线播放| 理论片日本一区| 国产精品免费丝袜| 欧美日韩中文字幕一区二区| 极品少妇一区二区三区精品视频 | 欧美精选一区二区| 国产在线国偷精品产拍免费yy| 国产精品国产三级国产aⅴ中文| 在线视频一区二区三区| 精品一区二区三区视频在线观看| 国产精品日韩成人| 91精品在线观看入口| 成人永久aaa| 日本欧美在线看| 国产精品免费看片| 91精品国产综合久久久蜜臀图片 | 六月婷婷色综合| 国产精品婷婷午夜在线观看| 欧美日韩电影一区| 成人网页在线观看| 免费在线观看精品| 一区二区三区四区五区视频在线观看 | 亚洲三级在线播放| 日韩午夜激情电影| 欧美午夜影院一区| 成人国产精品免费| 另类人妖一区二区av| 亚洲免费av高清| 欧美国产精品中文字幕| 日韩三级免费观看| 欧洲精品视频在线观看| 大胆欧美人体老妇| 国产中文字幕精品| 日韩高清在线观看| 亚洲自拍都市欧美小说| 国产精品免费人成网站| 精品成人私密视频| 欧美日韩不卡在线| 欧日韩精品视频| yourporn久久国产精品| 国产精品99久久久久久有的能看| 天涯成人国产亚洲精品一区av| 亚洲免费av在线| 椎名由奈av一区二区三区| 国产区在线观看成人精品| 日韩一区二区电影| 欧美日韩激情在线| 欧美午夜精品一区二区三区| 色综合天天综合网天天看片| 懂色av噜噜一区二区三区av| 国内精品久久久久影院一蜜桃| 免费人成在线不卡| 奇米888四色在线精品| 石原莉奈在线亚洲三区| 亚洲第一成年网| 香蕉成人伊视频在线观看| 亚洲综合另类小说| 亚洲3atv精品一区二区三区| 亚洲成人自拍偷拍| 午夜久久久影院| 天天色综合天天| 免费成人深夜小野草| 久久国产剧场电影| 国产一区二区三区在线看麻豆| 精品一区二区久久久| 国产伦精品一区二区三区免费| 国产精品亚洲第一| 成人免费毛片a| 91免费版在线看| 欧美午夜精品一区| 欧美日本视频在线| 日韩久久精品一区| 国产欧美日韩在线看| 亚洲欧美中日韩| 亚洲成人一二三| 久久精品国产秦先生| 国产制服丝袜一区| 99久久综合99久久综合网站| 日本韩国欧美一区| 日韩丝袜美女视频| 国产色产综合产在线视频| 成人免费在线播放视频| 亚洲一区二区三区不卡国产欧美| 日韩国产欧美在线视频| 国产91综合一区在线观看| 色欧美乱欧美15图片| 7777精品伊人久久久大香线蕉超级流畅| 欧美一区二区视频在线观看2022| 26uuu成人网一区二区三区| 18成人在线视频| 男人的j进女人的j一区| 成人精品电影在线观看| 欧美日韩国产a| 日本一区二区三区电影| 有坂深雪av一区二区精品| 美女高潮久久久| 91蜜桃在线观看| 日韩一级大片在线观看| 亚洲欧美一区二区三区孕妇| 日本美女一区二区| 97久久精品人人做人人爽| 67194成人在线观看| 国产精品传媒入口麻豆| 日韩av不卡一区二区| 99vv1com这只有精品| 欧美一级一区二区| 成人免费在线观看入口| 国内精品国产三级国产a久久| 在线观看免费一区| 国产精品久久久久久久久图文区| 日韩有码一区二区三区| 不卡av电影在线播放| 精品剧情在线观看| 亚洲一二三四在线观看| 成人中文字幕在线| 日韩美女在线视频| 午夜欧美电影在线观看| 色网站国产精品| 中文字幕乱码日本亚洲一区二区| 日日摸夜夜添夜夜添精品视频| 成人高清免费在线播放| 欧美成人aa大片| 亚洲高清免费观看高清完整版在线观看| 成人免费精品视频| 国产亚洲一区二区三区在线观看| 三级欧美在线一区| 欧美制服丝袜第一页| 国产精品电影院| 国产成人8x视频一区二区| 精品久久久久久无| 日韩成人一级大片| 欧美日韩卡一卡二| 亚洲线精品一区二区三区 | 国产精品嫩草影院av蜜臀| 国内外精品视频| 久久久久久久网| 国产精品主播直播| 国产午夜精品在线观看|