亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart.mpf

?? UART接口的VHDL源代碼
?? MPF
字號:
[Library]

; Altera specific primitive library mappings 

vital2000 = $MODEL_TECH/../vital2000
ieee = $MODEL_TECH/../ieee
verilog = $MODEL_TECH/../verilog
std = $MODEL_TECH/../std
std_developerskit = $MODEL_TECH/../std_developerskit
synopsys = $MODEL_TECH/../synopsys
modelsim_lib = $MODEL_TECH/../modelsim_lib
apex20k = $MODEL_TECH/../altera/vhdl/apex20k
apex20ke = $MODEL_TECH/../altera/vhdl/apex20ke
apexii = $MODEL_TECH/../altera/vhdl/apexii
altera_mf = $MODEL_TECH/../altera/vhdl/altera_mf
altera = $MODEL_TECH/../altera/vhdl/altera
lpm = $MODEL_TECH/../altera/vhdl/220model
220model = $MODEL_TECH/../altera/vhdl/220model
alt_vtl = $MODEL_TECH/../altera/vhdl/alt_vtl
flex6000 = $MODEL_TECH/../altera/vhdl/flex6000
flex10ke = $MODEL_TECH/../altera/vhdl/flex10ke
mercury = $MODEL_TECH/../altera/vhdl/mercury
max = $MODEL_TECH/../altera/vhdl/max
maxii = $MODEL_TECH/../altera/vhdl/maxii
stratix = $MODEL_TECH/../altera/vhdl/stratix
stratixii = $MODEL_TECH/../altera/vhdl/stratixii
stratixiigx = $MODEL_TECH/../altera/vhdl/stratixiigx
hardcopyii = $MODEL_TECH/../altera/vhdl/hardcopyii
hcstratix = $MODEL_TECH/../altera/vhdl/hcstratix
cyclone = $MODEL_TECH/../altera/vhdl/cyclone
cycloneii = $MODEL_TECH/../altera/vhdl/cycloneii
sgate = $MODEL_TECH/../altera/vhdl/sgate
stratixgx = $MODEL_TECH/../altera/vhdl/stratixgx
altgxb = $MODEL_TECH/../altera/vhdl/altgxb
stratixgx_gxb = $MODEL_TECH/../altera/vhdl/stratixgx_gxb
stratixiigx_hssi = $MODEL_TECH/../altera/vhdl/stratixiigx_hssi
altgxb_lib = $MODEL_TECH/../altera/vhdl/altgxb
apex20k_ver = $MODEL_TECH/../altera/verilog/apex20k
apex20ke_ver = $MODEL_TECH/../altera/verilog/apex20ke
apexii_ver = $MODEL_TECH/../altera/verilog/apexii
altera_mf_ver = $MODEL_TECH/../altera/verilog/altera_mf
altera_ver = $MODEL_TECH/../altera/verilog/altera
lpm_ver = $MODEL_TECH/../altera/verilog/220model
220model_ver = $MODEL_TECH/../altera/verilog/220model
alt_ver = $MODEL_TECH/../altera/verilog/alt_vtl
flex6000_ver = $MODEL_TECH/../altera/verilog/flex6000
flex10ke_ver = $MODEL_TECH/../altera/verilog/flex10ke
mercury_ver = $MODEL_TECH/../altera/verilog/mercury
max_ver = $MODEL_TECH/../altera/verilog/max
maxii_ver = $MODEL_TECH/../altera/verilog/maxii
stratix_ver = $MODEL_TECH/../altera/verilog/stratix
stratixii_ver = $MODEL_TECH/../altera/verilog/stratixii
stratixiigx_ver = $MODEL_TECH/../altera/verilog/stratixiigx
hardcopyii_ver = $MODEL_TECH/../altera/verilog/hardcopyii
hcstratix_ver = $MODEL_TECH/../altera/verilog/hcstratix
cyclone_ver = $MODEL_TECH/../altera/verilog/cyclone
cycloneii_ver = $MODEL_TECH/../altera/verilog/cycloneii
sgate_ver = $MODEL_TECH/../altera/verilog/sgate
stratixgx_ver = $MODEL_TECH/../altera/verilog/stratixgx
altgxb_ver = $MODEL_TECH/../altera/verilog/altgxb
stratixgx_gxb_ver = $MODEL_TECH/../altera/verilog/stratixgx_gxb
stratixiigx_hssi_ver = $MODEL_TECH/../altera/verilog/stratixiigx_hssi
work = work
[vcom]
; Turn on VHDL-1993 as the default. Normally is off.
; VHDL93 = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn off unbound-component warnings. Default is on.
; Show_Warning1 = 0

; Turn off process-without-a-wait-statement warnings. Default is on.
; Show_Warning2 = 0

; Turn off null-range warnings. Default is on.
; Show_Warning3 = 0

; Turn off no-space-in-time-literal warnings. Default is on.
; Show_Warning4 = 0

; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
; Show_Warning5 = 0

; Turn off optimization for IEEE std_logic_1164 package. Default is on.
; Optimize_1164 = 0

; Turn on resolving of ambiguous function overloading in favor of the
; "explicit" function declaration (not the one automatically created by
; the compiler for each type declaration). Default is off.
; .ini file has Explict enable so that std_logic_signed/unsigned
; will match synthesis tools behavior.
 Explicit = 1

; Turn off VITAL compliance checking. Default is checking on.
; NoVitalCheck = 1

; Ignore VITAL compliance checking errors. Default is to not ignore.
; IgnoreVitalErrors = 1

; Turn off VITAL compliance checking warnings. Default is to show warnings.
; Show_VitalChecksWarnings = false

; Turn off acceleration of the VITAL packages. Default is to accelerate.
; NoVital = 1

; Turn off inclusion of debugging info within design units. Default is to include.
; NoDebug = 1

; Turn off "loading..." messages. Default is messages on.
; Quiet = 1

; Turn on some limited synthesis rule compliance checking. Checks only:
;	-- signals used (read) by a process must be in the sensitivity list
; CheckSynthesis = 1

; Require the user to specify a configuration for all bindings,
; and do not generate a compile time default binding for the
; component. This will result in an elaboration error of
; 'component not bound' if the user fails to do so. Avoids the rare
; issue of a false dependency upon the unused default binding.

; RequireConfigForAllDefaultBinding = 1 

[vlog]

; Turn off inclusion of debugging info within design units. Default is to include.
; NoDebug = 1

; Turn off "loading..." messages. Default is messages on.
; Quiet = 1

; Turn on Verilog hazard checking (order-dependent accessing of global vars).
; Default is off.
; Hazard = 1

; Turn on converting regular Verilog identifiers to uppercase. Allows case
; insensitivity for module names. Default is no conversion.
; UpCase = 1

; Turns on incremental compilation of modules 
; Incremental = 1

[vsim]
; Simulator resolution
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
resolution = 1ps

; User time unit for run commands
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
; unit specified for Resolution. For example, if Resolution is 100ps,
; then UserTimeUnit defaults to ps.
UserTimeUnit = default

; Default run length
RunLength = 100 ps

; Maximum iterations that can be run without advancing simulation time
IterationLimit = 1000

; Directive to license manager:
; vhdl          Immediately reserve a VHDL license
; vlog          Immediately reserve a Verilog license
; plus          Immediately reserve a VHDL and Verilog license
; nomgc         Do not look for Mentor Graphics Licenses
; nomti         Do not look for Model Technology Licenses
; noqueue       Do not wait in the license queue when a license isn't available
; License = plus

; Stop the simulator after an assertion message
; 0 = Note  1 = Warning  2 = Error  3 = Failure  4 = Fatal
BreakOnAssertion = 3

; Assertion Message Format
; %S - Severity Level 
; %R - Report Message
; %T - Time of assertion
; %D - Delta
; %I - Instance or Region pathname (if available)
; %% - print '%' character
; AssertionFormat = "** %S: %R\n   Time: %T  Iteration: %D%I\n"

; Assertion File - alternate file for storing assertion messages
; AssertFile = assert.log

; Default radix for all windows and commands...
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
DefaultRadix = symbolic

; VSIM Startup command
; Startup = do startup.do

; File for saving command transcript
TranscriptFile = transcript

; File for saving command history 
;CommandHistory = cmdhist.log

; Specify whether paths in simulator commands should be described 
; in VHDL or Verilog format. For VHDL, PathSeparator = /
; for Verilog, PathSeparator = .
PathSeparator = /

; Specify the dataset separator for fully rooted contexts.
; The default is ':'. For example, sim:/top
; Must not be the same character as PathSeparator.
DatasetSeparator = :

; Disable assertion messages
; IgnoreNote = 1
; IgnoreWarning = 1
; IgnoreError = 1
; IgnoreFailure = 1

; Default force kind. May be freeze, drive, or deposit 
; or in other terms, fixed, wired or charged.
; DefaultForceKind = freeze

; If zero, open files when elaborated
; else open files on first read or write
; DelayFileOpen = 0

; Control VHDL files opened for write
;   0 = Buffered, 1 = Unbuffered
UnbufferedOutput = 0

; Control number of VHDL files open concurrently
;   This number should always be less then the 
;   current ulimit setting for max file descriptors
;   0 = unlimited
ConcurrentFileLimit = 40

; This controls the number of hierarchical regions displayed as
; part of a signal name shown in the waveform window.  The default
; value or a value of zero tells VSIM to display the full name.
; WaveSignalNameWidth = 0

; Turn off warnings from the std_logic_arith, std_logic_unsigned
; and std_logic_signed packages.
; StdArithNoWarnings = 1

; Turn off warnings from the IEEE numeric_std and numeric_bit
; packages.
; NumericStdNoWarnings = 1

; Control the format of a generate statement label. Don't quote it.
; GenerateFormat = %s__%d

; Specify whether checkpoint files should be compressed.
; The default is to be compressed.
; CheckpointCompressMode = 0

; List of dynamically loaded objects for Verilog PLI applications
; Veriuser = veriuser.sl
[Project]
Project_Version = 6
Project_DefaultLib = work
Project_SortMethod = unused
Project_Files_Count = 0
Project_Sim_Count = 0
Project_Folder_Count = 0
Echo_Compile_Output = 0
Save_Compile_Report = 1
Project_Opt_Count = 0
ForceSoftPaths = 0
ReOpenSourceFiles = 1
VERILOG_DoubleClick = Edit
VERILOG_CustomDoubleClick = 
VHDL_DoubleClick = Edit
VHDL_CustomDoubleClick = 
PSL_DoubleClick = Edit
PSL_CustomDoubleClick = 
TEXT_DoubleClick = Edit
TEXT_CustomDoubleClick = 
SYSTEMC_DoubleClick = Edit
SYSTEMC_CustomDoubleClick = 
TCL_DoubleClick = Edit
TCL_CustomDoubleClick = 
MACRO_DoubleClick = Edit
MACRO_CustomDoubleClick = 
VCD_DoubleClick = Edit
VCD_CustomDoubleClick = 
SDF_DoubleClick = Edit
SDF_CustomDoubleClick = 
XML_DoubleClick = Edit
XML_CustomDoubleClick = 
LOGFILE_DoubleClick = Edit
LOGFILE_CustomDoubleClick = 
EditorState = {tabbed horizontal 1} {//saturne/martinx/vhdl/mustang/evalmustang/evalmusin/dp2_uart_serial/sources/uart_serial.vhd 0 1} {//saturne/martinx/vhdl/mustang/evalmustang/evalmusin/dp2_uart_serial/testbench/tb_uart.vhd 0 0}
Project_Major_Version = 6
Project_Minor_Version = 1

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
26uuu色噜噜精品一区| 国产一区视频导航| 欧美在线一区二区| 亚洲精品ww久久久久久p站| 色哟哟精品一区| 五月天丁香久久| 欧美一区2区视频在线观看| 日韩电影在线观看一区| 欧美tk—视频vk| 粉嫩av一区二区三区| 国产精品久久久爽爽爽麻豆色哟哟 | 亚洲午夜电影在线观看| 欧美日韩国产片| 精品一区二区久久久| 欧美激情一区在线| 在线亚洲高清视频| 九九久久精品视频| 国产精品福利一区| 欧美精品一级二级| 国产宾馆实践打屁股91| 亚洲国产aⅴ成人精品无吗| 日韩欧美一级特黄在线播放| 国产高清精品久久久久| 亚洲精品免费看| 91精品国产综合久久精品app| 精品亚洲国产成人av制服丝袜| 国产三级欧美三级| 欧美亚洲丝袜传媒另类| 激情五月激情综合网| 一区二区三区四区在线播放| 日韩亚洲欧美综合| 99精品欧美一区二区蜜桃免费| 亚洲电影在线免费观看| 精品国产a毛片| 日本韩国一区二区三区| 精品一区二区三区免费视频| 亚洲欧美偷拍三级| 精品国产免费一区二区三区四区 | av一区二区不卡| 日韩av高清在线观看| 最新国产精品久久精品| 欧美日韩精品一区二区三区蜜桃| 国产一二精品视频| 午夜激情一区二区| 国产精品久久久久久户外露出| 欧美日韩国产免费| 成人免费毛片aaaaa**| 麻豆成人在线观看| 亚洲国产一区视频| 亚洲图片激情小说| 久久精品免视看| 91精品国产一区二区| 色欧美88888久久久久久影院| 国产一区二区伦理| 日本欧美一区二区在线观看| 亚洲日本韩国一区| 中文字幕中文字幕在线一区| 精品国精品国产| 91精品福利在线一区二区三区| 91成人网在线| 99久久精品免费精品国产| 久久99久久99精品免视看婷婷| 亚洲一区二区三区小说| 亚洲精品成人精品456| 国产精品污www在线观看| 久久久天堂av| www激情久久| 久久久久久亚洲综合影院红桃| 91精品国产入口在线| 欧美精品 日韩| 欧美肥胖老妇做爰| 欧美日本视频在线| 欧美日本免费一区二区三区| 精品视频一区二区不卡| 欧美三级三级三级| 91麻豆精品国产自产在线观看一区 | 日韩精品午夜视频| 香蕉久久一区二区不卡无毒影院| 亚洲女爱视频在线| 一区二区三区高清不卡| 亚洲风情在线资源站| 亚洲 欧美综合在线网络| 亚洲香肠在线观看| 天天爽夜夜爽夜夜爽精品视频 | 亚洲不卡一区二区三区| 亚洲一区二区中文在线| 亚洲午夜成aⅴ人片| 亚洲高清视频的网址| 天天亚洲美女在线视频| 青青草国产成人99久久| 韩日精品视频一区| 国产.欧美.日韩| 一本一道久久a久久精品综合蜜臀| 色综合天天综合网天天看片| 精品人在线二区三区| wwwwww.欧美系列| 国产精品午夜久久| 国产精品久久久久久久久搜平片| 自拍av一区二区三区| 亚洲国产精品精华液网站| 亚洲成av人片在www色猫咪| 亚洲欧美激情小说另类| 中文在线一区二区| 一区二区三区国产精华| 蜜桃免费网站一区二区三区| 精品一区二区三区在线观看| 99精品国产热久久91蜜凸| 欧美丰满高潮xxxx喷水动漫| 欧美成人精品二区三区99精品| 国产精品色婷婷| 日韩avvvv在线播放| av电影在线不卡| 国产清纯在线一区二区www| 亚洲国产精品一区二区www在线 | 91久久人澡人人添人人爽欧美| 91国模大尺度私拍在线视频| 欧美日韩一区视频| 久久久久国产精品厨房| 国产精品美女一区二区| 国产精品 日产精品 欧美精品| 国产一区二区电影| 一本到三区不卡视频| 精品国产三级电影在线观看| 中文字幕一区二区三| 午夜精品一区二区三区免费视频| 精品午夜久久福利影院| 在线亚洲+欧美+日本专区| 久久一日本道色综合| 亚洲一区二区三区四区在线免费观看| 激情小说欧美图片| 欧美男男青年gay1069videost| 久久久噜噜噜久久中文字幕色伊伊| 一区二区三区在线影院| 国产精品77777竹菊影视小说| 精品视频123区在线观看| 国产精品无遮挡| 精品一区二区免费在线观看| 色香蕉久久蜜桃| 国产精品视频在线看| 蜜桃av一区二区三区| 欧美日韩中字一区| 国产精品剧情在线亚洲| 国产一区二区三区电影在线观看| 欧美中文字幕一二三区视频| 欧美高清在线一区二区| 韩国v欧美v日本v亚洲v| 欧美久久久久久久久中文字幕| 亚洲视频一区二区在线| 国产精品一区二区久久不卡| 欧美一二三四在线| 午夜精品福利一区二区蜜股av| 在线欧美日韩国产| 亚洲欧美国产毛片在线| caoporm超碰国产精品| 久久免费午夜影院| 久久爱www久久做| 日韩欧美国产麻豆| 日本强好片久久久久久aaa| 欧美精品久久99久久在免费线| 亚洲一区二区视频在线观看| 99国产精品国产精品毛片| 欧美国产精品v| 成人免费毛片片v| 亚洲欧洲av在线| 99精品视频在线观看免费| 亚洲国产精品高清| 成人禁用看黄a在线| 国产精品免费久久| thepron国产精品| 亚洲欧洲韩国日本视频| 色婷婷久久综合| 亚洲午夜私人影院| 3d成人动漫网站| 久久精品噜噜噜成人av农村| 欧美成人女星排行榜| 国产成人亚洲综合a∨婷婷图片| 国产欧美综合在线观看第十页| 国产精品资源在线看| 国产精品灌醉下药二区| 99久久综合色| 久久99国产乱子伦精品免费| 日本91福利区| 成人免费视频免费观看| 国产精品不卡在线| 色又黄又爽网站www久久| 亚洲色欲色欲www在线观看| 一本色道久久综合亚洲91 | 色噜噜狠狠一区二区三区果冻| 亚洲精品国产第一综合99久久 | 678五月天丁香亚洲综合网| 免费在线观看不卡| 国产欧美日韩精品在线| 99国产精品久久久久久久久久久| 亚洲一区自拍偷拍| 6080午夜不卡| 成人国产精品免费观看| 五月婷婷激情综合| 久久精品一区二区三区不卡 | 国产精品无人区| 欧美高清视频一二三区 |