亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? clk_1hz.rpt

?? 使用vriloge硬件描述語言設(shè)計(jì)數(shù)字頻率計(jì)
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                                    e:\datacont\clk_1hz.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 06/13/2008 20:51:23

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

clk_1hz   EP1K10TC100-1    1      1      0    0         0  %    48       8  %

User Pins:                 1      1      0  



Project Information                                    e:\datacont\clk_1hz.rpt

** FILE HIERARCHY **



|lpm_add_sub:115|
|lpm_add_sub:115|addcore:adder|
|lpm_add_sub:115|altshift:result_ext_latency_ffs|
|lpm_add_sub:115|altshift:carry_ext_latency_ffs|
|lpm_add_sub:115|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                           e:\datacont\clk_1hz.rpt
clk_1hz

***** Logic for device 'clk_1hz' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I G G G G V V V V C V V V V V V T  
                C E E E E N E E N N N N N E E E E I E E E E E E A  
                K D D D D D D D T D D D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
  RESERVED |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | RESERVED 
  RESERVED |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
      clk1 | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V G c G G G R V R R R R R R  
                E E E E E E E E E C N C N l N N N E C E E E E E E  
                S S S S S S S S S C D C D k D D D S C S S S S S S  
                E E E E E E E E E I   _   _   _   E I E E E E E E  
                R R R R R R R R R N   C   2   C   R O R R R R R R  
                V V V V V V V V V T   K   4   K   V   V V V V V V  
                E E E E E E E E E     L   H   L   E   E E E E E E  
                D D D D D D D D D     K   Z   K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                           e:\datacont\clk_1hz.rpt
clk_1hz

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
C13      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
C14      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       2/22(  9%)   
C16      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
C17      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       3/22( 13%)   
C19      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
C22      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             1/60     (  1%)
Total logic cells used:                         48/576    (  8%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.43/4    ( 85%)
Total fan-in:                                 165/2304    (  7%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     48
Total flipflops required:                       26
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         7/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   0   8   8   0   8   0   0   8   0   0     48/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   0   8   8   0   8   0   0   8   0   0     48/0  



Device-Specific Information:                           e:\datacont\clk_1hz.rpt
clk_1hz

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  clk_24HZ


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                           e:\datacont\clk_1hz.rpt
clk_1hz

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  19      -     -    C    --     OUTPUT                 0    1    0    0  clk1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                           e:\datacont\clk_1hz.rpt
clk_1hz

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    C    22       AND2                0    3    0    1  |lpm_add_sub:115|addcore:adder|:143

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产真实乱子伦精品视频| 日本午夜一区二区| 99re成人精品视频| 亚洲男人的天堂一区二区| 在线观看日韩电影| 蜜桃久久精品一区二区| 2021久久国产精品不只是精品| 国产美女精品人人做人人爽 | 丁香六月综合激情| 国产精品女人毛片| 色狠狠色狠狠综合| 欧美96一区二区免费视频| 精品成人一区二区| 色综合久久中文综合久久牛| 国产精品自拍网站| 亚洲免费在线观看视频| 欧美一区二区在线视频| 国产精品99久久久久久久女警 | 免费xxxx性欧美18vr| 精品久久久三级丝袜| www.综合网.com| 丝袜美腿亚洲一区二区图片| 26uuu成人网一区二区三区| 91麻豆免费视频| 欧美aaa在线| 亚洲色图丝袜美腿| 日韩三级免费观看| 色综合色狠狠综合色| 久久精品999| 一区二区三区四区不卡在线 | 亚洲成人在线网站| 久久久久国产一区二区三区四区| 在线视频综合导航| 99久久er热在这里只有精品15| 欧美色男人天堂| 精品一区二区日韩| 亚洲人成人一区二区在线观看| 日韩丝袜情趣美女图片| 99re66热这里只有精品3直播 | 成人午夜免费视频| 日本sm残虐另类| 亚洲精品中文在线| 久久久噜噜噜久久中文字幕色伊伊| 欧美性感一类影片在线播放| 国产成人午夜精品影院观看视频| 亚洲丶国产丶欧美一区二区三区| 国产午夜亚洲精品理论片色戒| 欧美视频一区二区| jiyouzz国产精品久久| 狠狠色丁香婷婷综合久久片| 亚洲国产一二三| 1024精品合集| 日本一区二区三区高清不卡| 亚洲精品在线电影| 在线综合+亚洲+欧美中文字幕| 日本黄色一区二区| av一区二区三区四区| 国产成人综合亚洲网站| 精品一区二区三区不卡| 日韩极品在线观看| 日韩电影一二三区| 婷婷久久综合九色国产成人| 亚洲综合激情小说| 一区二区三区欧美日韩| 亚洲欧洲精品天堂一级| 中文字幕不卡一区| 国产欧美日韩久久| 国产色综合久久| 日韩精品一区第一页| 一区二区三区鲁丝不卡| 亚洲免费视频中文字幕| 亚洲精品国产a| 亚洲免费观看高清完整版在线 | 26uuuu精品一区二区| 日韩欧美电影一区| 日韩一级视频免费观看在线| 日韩视频123| 日韩精品一区二区三区在线观看| 欧美一级久久久久久久大片| 日韩小视频在线观看专区| 欧美一级二级三级乱码| 欧美一区二区三区小说| 精品久久一区二区| 久久久久九九视频| 国产精品国产三级国产| 亚洲人123区| 亚洲午夜激情av| 美女在线视频一区| 国产精品一区一区三区| bt7086福利一区国产| 91激情在线视频| 欧美一区日韩一区| 久久众筹精品私拍模特| 中文字幕亚洲成人| 亚洲大片免费看| 久久99国产精品久久99| 国产91精品一区二区麻豆亚洲| 懂色av一区二区在线播放| 色婷婷久久99综合精品jk白丝| 精品污污网站免费看| 欧美电影免费观看高清完整版在线 | 8x福利精品第一导航| 亚洲精品在线免费观看视频| 国产精品传媒视频| 亚洲不卡在线观看| 国产乱国产乱300精品| 97se亚洲国产综合在线| 91麻豆精品国产无毒不卡在线观看| 欧美v亚洲v综合ⅴ国产v| 中文字幕一区二区三区在线不卡 | 中文字幕不卡三区| 亚洲午夜一区二区三区| 国产综合久久久久久久久久久久| 菠萝蜜视频在线观看一区| 欧美日韩一级片在线观看| 久久久精品黄色| 亚洲va欧美va人人爽午夜| 国产精品一区专区| 欧美日韩aaa| 中文字幕在线观看不卡视频| 石原莉奈在线亚洲二区| 成人av片在线观看| 91精品国产综合久久久久久漫画| 欧美激情在线看| 免费精品视频在线| 色8久久精品久久久久久蜜| 日韩欧美另类在线| 一区二区三区四区不卡视频| 国产一区二区三区最好精华液| 欧美伊人久久久久久久久影院 | 91麻豆视频网站| 精品对白一区国产伦| 亚洲国产一区二区三区| 久久久久久久av麻豆果冻| 精品一区二区三区的国产在线播放| 成人久久视频在线观看| 日韩欧美成人激情| 亚洲精品日日夜夜| 国产高清久久久久| 6080yy午夜一二三区久久| 国产精品久久久一本精品 | 国产精品色呦呦| 青青草97国产精品免费观看 | 欧美写真视频网站| 国产精品人人做人人爽人人添| 麻豆精品一区二区三区| 欧美丰满美乳xxx高潮www| 亚洲欧洲一区二区三区| 国产成人无遮挡在线视频| 日韩小视频在线观看专区| 午夜精品123| 在线一区二区三区做爰视频网站| 亚洲国产成人私人影院tom| 精品系列免费在线观看| 欧美一级日韩一级| 日韩综合一区二区| 3d动漫精品啪啪一区二区竹菊| 国产成人在线影院| 久久久久久夜精品精品免费| 久久精品999| 精品国产乱码久久| 国产乱人伦偷精品视频不卡| 精品成人免费观看| 国产精品综合久久| 中文字幕精品一区二区三区精品| 国产一区二区三区| 国产欧美精品一区aⅴ影院| 国产成人午夜99999| 中文字幕av在线一区二区三区| 国产91露脸合集magnet| 国产精品久久久久久久久免费丝袜 | 成人av免费在线播放| 中文字幕成人在线观看| av不卡在线播放| 中文字幕日韩欧美一区二区三区| 99久久99精品久久久久久| 中文字幕一区二区三区视频| 色综合久久久久综合体桃花网| 一区二区三区精品久久久| 欧美日韩一二区| 久久99久久99精品免视看婷婷 | 久久夜色精品国产欧美乱极品| 黄色资源网久久资源365| 久久久久久久国产精品影院| 大桥未久av一区二区三区中文| 国产精品久久久久婷婷| 一本到一区二区三区| 亚洲一二三区在线观看| 欧美一区午夜视频在线观看| 国产在线精品一区二区不卡了| 中文字幕亚洲精品在线观看| 欧美撒尿777hd撒尿| 韩国av一区二区| 亚洲啪啪综合av一区二区三区| 国产精品传媒在线| 91精品国产色综合久久不卡蜜臀| 韩国v欧美v亚洲v日本v| 亚洲精品一二三四区| 欧美sm美女调教| 91网上在线视频|