亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? clk_1hz.rpt

?? 使用vriloge硬件描述語言設計數(shù)字頻率計
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                                    e:\datacont\clk_1hz.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 06/13/2008 20:51:23

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

clk_1hz   EP1K10TC100-1    1      1      0    0         0  %    48       8  %

User Pins:                 1      1      0  



Project Information                                    e:\datacont\clk_1hz.rpt

** FILE HIERARCHY **



|lpm_add_sub:115|
|lpm_add_sub:115|addcore:adder|
|lpm_add_sub:115|altshift:result_ext_latency_ffs|
|lpm_add_sub:115|altshift:carry_ext_latency_ffs|
|lpm_add_sub:115|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                           e:\datacont\clk_1hz.rpt
clk_1hz

***** Logic for device 'clk_1hz' compiled without errors.




Device: EP1K10TC100-1

ACEX 1K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF
    Enable Lock Output                         = OFF

                                                                   
                                                                   
                  R R R R   R R           R R R R   R R R R R R    
                  E E E E   E E           E E E E   E E E E E E    
                  S S S S   S S V         S S S S   S S S S S S ^  
                  E E E E   E E C         E E E E V E E E E E E D  
                # R R R R   R R C         R R R R C R R R R R R A  
                T V V V V G V V I G G G G V V V V C V V V V V V T  
                C E E E E N E E N N N N N E E E E I E E E E E E A  
                K D D D D D D D T D D D D D D D D O D D D D D D 0  
              ----------------------------------------------------_ 
             / 100  98  96  94  92  90  88  86  84  82  80  78  76   |_ 
            /     99  97  95  93  91  89  87  85  83  81  79  77    | 
^CONF_DONE |  1                                                    75 | ^DCLK 
     ^nCEO |  2                                                    74 | ^nCE 
      #TDO |  3                                                    73 | #TDI 
     VCCIO |  4                                                    72 | VCCINT 
  RESERVED |  5                                                    71 | RESERVED 
  RESERVED |  6                                                    70 | RESERVED 
  RESERVED |  7                                                    69 | RESERVED 
  RESERVED |  8                                                    68 | RESERVED 
  RESERVED |  9                                                    67 | VCCIO 
  RESERVED | 10                                                    66 | GND 
       GND | 11                                                    65 | RESERVED 
    VCCINT | 12                                                    64 | RESERVED 
  RESERVED | 13                   EP1K10TC100-1                    63 | RESERVED 
  RESERVED | 14                                                    62 | RESERVED 
  RESERVED | 15                                                    61 | RESERVED 
  RESERVED | 16                                                    60 | VCCINT 
     VCCIO | 17                                                    59 | GND 
       GND | 18                                                    58 | RESERVED 
      clk1 | 19                                                    57 | RESERVED 
  RESERVED | 20                                                    56 | RESERVED 
  RESERVED | 21                                                    55 | RESERVED 
  RESERVED | 22                                                    54 | ^MSEL0 
  RESERVED | 23                                                    53 | ^MSEL1 
      #TMS | 24                                                    52 | VCCINT 
  ^nSTATUS | 25                                                    51 | ^nCONFIG 
           |      27  29  31  33  35  37  39  41  43  45  47  49  _| 
            \   26  28  30  32  34  36  38  40  42  44  46  48  50   | 
             \----------------------------------------------------- 
                R R R R R R R R R V G V G c G G G R V R R R R R R  
                E E E E E E E E E C N C N l N N N E C E E E E E E  
                S S S S S S S S S C D C D k D D D S C S S S S S S  
                E E E E E E E E E I   _   _   _   E I E E E E E E  
                R R R R R R R R R N   C   2   C   R O R R R R R R  
                V V V V V V V V V T   K   4   K   V   V V V V V V  
                E E E E E E E E E     L   H   L   E   E E E E E E  
                D D D D D D D D D     K   Z   K   D   D D D D D D  
                                                                   
                                                                   


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (2.5 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.
$ = Pin has PCI I/O option enabled. Pin is neither '5.0 V'- nor '3.3 V'-tolerant. 


Device-Specific Information:                           e:\datacont\clk_1hz.rpt
clk_1hz

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
C13      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       4/22( 18%)   
C14      8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       2/22(  9%)   
C16      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
C17      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       3/22( 13%)   
C19      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       6/22( 27%)   
C22      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             1/60     (  1%)
Total logic cells used:                         48/576    (  8%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.43/4    ( 85%)
Total fan-in:                                 165/2304    (  7%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      1
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     48
Total flipflops required:                       26
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         7/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   0   8   8   0   8   0   0   8   0   0     48/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   8   8   0   8   8   0   8   0   0   8   0   0     48/0  



Device-Specific Information:                           e:\datacont\clk_1hz.rpt
clk_1hz

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  39      -     -    -    --      INPUT  G          ^    0    0    0    0  clk_24HZ


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                           e:\datacont\clk_1hz.rpt
clk_1hz

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  19      -     -    C    --     OUTPUT                 0    1    0    0  clk1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
^ = Increased input delay
* = PCI I/O is enabled
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                           e:\datacont\clk_1hz.rpt
clk_1hz

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      4     -    C    22       AND2                0    3    0    1  |lpm_add_sub:115|addcore:adder|:143

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
2024国产精品| 91亚洲精华国产精华精华液| 五月综合激情日本mⅴ| 精品国产伦一区二区三区免费| 国产丝袜美腿一区二区三区| 亚洲国产毛片aaaaa无费看| 久久女同精品一区二区| 精品国产乱子伦一区| 91美女在线观看| 欧美一区二区私人影院日本| 久久久久9999亚洲精品| 亚洲欧美一区二区三区极速播放 | 亚洲一区二区三区四区五区中文 | 成人午夜伦理影院| 亚洲一区二区三区四区五区黄 | 中文字幕永久在线不卡| 国产精品亚洲一区二区三区妖精| 91精品国产91久久综合桃花| 一区二区在线观看免费| 欧美性大战久久久久久久| 国产suv精品一区二区三区 | 中文字幕在线观看一区| 成人免费三级在线| 国产精品色眯眯| 欧美群妇大交群的观看方式| 精品一区二区三区在线播放视频| 国产蜜臀av在线一区二区三区| 日韩av中文字幕一区二区| 国产精品欧美一区喷水| 欧美www视频| 欧美日韩一级二级三级| 亚洲成av人片在线| 久久久不卡影院| 欧美精品xxxxbbbb| 欧美一区二区三区在线观看视频| 欧美一区二区三区精品| 国产综合色产在线精品| 成人黄动漫网站免费app| 久久久777精品电影网影网| 国内精品久久久久影院薰衣草 | 国产91丝袜在线播放| 精品国精品国产| 狠狠色丁香久久婷婷综| 精品国产三级a在线观看| 国产一区91精品张津瑜| 日本一区二区综合亚洲| 99这里只有精品| 亚洲免费在线播放| 色欧美日韩亚洲| 亚洲午夜激情网站| 欧美一级爆毛片| 国产成人亚洲综合a∨婷婷| 日本一区二区综合亚洲| 色婷婷国产精品久久包臀| 性久久久久久久| 亚洲精品视频免费看| 免费观看30秒视频久久| 欧洲av在线精品| 日本色综合中文字幕| 久久女同互慰一区二区三区| 97久久精品人人爽人人爽蜜臀 | 日韩一级欧美一级| 国产成a人亚洲精品| 亚洲欧洲综合另类| 欧美大胆一级视频| caoporm超碰国产精品| 亚洲福利一二三区| 久久精品网站免费观看| 在线中文字幕一区| 国产一区中文字幕| 一区二区三区美女视频| 2021中文字幕一区亚洲| 色综合中文字幕国产| 一区二区三国产精华液| 欧美大胆一级视频| 欧美影院一区二区| 国产精品自拍毛片| 午夜欧美电影在线观看| 国产农村妇女毛片精品久久麻豆| 欧美性受极品xxxx喷水| 国产成人综合自拍| 日本在线不卡视频| 亚洲日本成人在线观看| 久久久综合精品| 欧美美女喷水视频| 色综合久久久久久久久| 国产伦精品一区二区三区在线观看| 一区二区国产盗摄色噜噜| 国产欧美一区二区精品忘忧草| 欧美女孩性生活视频| 99精品国产热久久91蜜凸| 国产一区二区三区av电影| 午夜伦理一区二区| 一区二区三国产精华液| 国产精品久久777777| 久久久www免费人成精品| 日韩欧美在线影院| 91超碰这里只有精品国产| 色乱码一区二区三区88| www.欧美日韩| 成人精品在线视频观看| 精品一区二区三区日韩| 日韩国产在线观看一区| 一区二区日韩电影| 亚洲一区二区三区影院| 亚洲欧美国产三级| 亚洲欧美综合在线精品| 国产精品你懂的| 久久精品人人做人人综合| 欧美成人在线直播| 精品国产免费人成在线观看| 日韩欧美精品在线| 欧美一级欧美三级在线观看| 91麻豆精品久久久久蜜臀| 精品视频一区三区九区| 在线观看av一区二区| 91福利在线看| 91国偷自产一区二区三区成为亚洲经典| k8久久久一区二区三区| 成人深夜在线观看| 91性感美女视频| 一本色道**综合亚洲精品蜜桃冫| 94-欧美-setu| 91亚洲精品久久久蜜桃| 精品视频免费在线| 欧美一级国产精品| 精品国产成人系列| 欧美国产视频在线| 亚洲美女在线一区| 午夜视频一区二区| 精品亚洲国内自在自线福利| 国产精品一区免费视频| 不卡的av在线播放| 欧美性猛交xxxx黑人交 | 91福利视频网站| 欧美日韩一区小说| 欧美一区二区精品| 久久婷婷国产综合精品青草 | 国产一区二区剧情av在线| 国产91清纯白嫩初高中在线观看| 成a人片国产精品| 色老汉一区二区三区| 欧美一区二区三区免费视频| 亚洲日本一区二区| 日韩国产欧美在线观看| 久久精品国产99| av在线一区二区| 6080国产精品一区二区| 久久精品欧美日韩精品 | 91麻豆视频网站| 欧美精品色一区二区三区| 亚洲精品在线网站| 综合自拍亚洲综合图不卡区| 日韩精品久久久久久| 福利一区福利二区| 欧美日韩免费观看一区二区三区| 日韩视频一区二区三区| 国产精品久久久久久久久晋中 | 青青草97国产精品免费观看无弹窗版| 久久精品国产一区二区三区免费看| 国产精品资源网站| 欧美亚洲日本国产| 欧美国产精品中文字幕| 亚洲成在线观看| 成人av在线资源| 7777精品伊人久久久大香线蕉的 | 精品卡一卡二卡三卡四在线| 国产精品久久久久婷婷| 美女一区二区在线观看| 99久久精品免费看国产| 日韩亚洲欧美在线观看| 亚洲一本大道在线| 丁香激情综合国产| 欧美v日韩v国产v| 亚洲一区免费在线观看| 国产裸体歌舞团一区二区| 欧美一区二视频| 亚洲丝袜另类动漫二区| 精品一二三四区| 日韩欧美你懂的| 一个色在线综合| 99久久精品费精品国产一区二区| 日韩一区二区三区视频在线 | 91丝袜呻吟高潮美腿白嫩在线观看| 欧美一区二区在线免费播放| 一区二区三区欧美亚洲| 成人国产免费视频| 中文av一区二区| 国产99久久久国产精品潘金网站| 欧美一卡2卡三卡4卡5免费| 污片在线观看一区二区| 欧美性大战xxxxx久久久| 亚洲丝袜美腿综合| 色综合天天做天天爱| 亚洲国产激情av| 高清国产一区二区| 中文av字幕一区| 99re在线精品| 亚洲综合一区二区精品导航| 欧洲精品在线观看|