亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cb_generator.pl

?? 花了半個月才改好的Atera DE1/DE2 ps2 IP 驅動核。放在FPGA工程目錄下可以直接使用。本IP能夠驅動PS/2鍵盤和鼠標。使用時只要調用HAL目錄下的文件即可以直接使用!
?? PL
?? 第 1 頁 / 共 3 頁
字號:
# | file: cb_generator.pl# |# | This SOPC Builder Generator program is provided by# | the Component Builder application. It is copied# | straight across and is data-driven from its command# | line arguments and the PTF files referenced.# |# | Its purpose is to construct an HDL "wrapper" for# | a particular instance of a particular SOPC Builder# | peripheral. This wrapper resolves the instance# | name and any HDL parameterization.# |# +-------------------------------------------# +-------------------------------------------# |use strict;use format_conversion_utils;use ptf_parse;use wiz_utils;use europa_all;use run_system_command_utils;# |# +-------------------------------------------# +-------------------------------------------# |# | first pass: include all of generator_libarary.pm RIGHT HERE.# | dvb04.08.02# | then prune down to actual functionality.# |# | TODO: Rewrite this whole file into something readable# | this is much more confusing than I'm comfortable with. dvb04.# | (though it does seem to work.)# |my $DEBUG_DEFAULT_GEN = 1;#This is the global hash of arguments passed in by the generator programmy $generator_hr = {		     wrapper_args => {				      make_wrapper => 0,				      top_module_name => "",				      simulate_hdl => 1,				      ports => "",				     },		     class_ptf_hr => "",		     module_ptf_hr => "",		     system_ptf_hr => "",		     language => "",		     external_args => "",		     external_args_hr => "",		     project_path_widget => "__PROJECT_DIRECTORY__",		     generator_mode => "silent",		    };sub generator_print_verbose{  my ($info) = (@_);  if($generator_hr->{generator_mode} eq "verbose"){    print("cb_generator.pl: ".$info);  }}sub generator_enable_mode{  my ($mode) = (@_);  $generator_hr->{generator_mode} = $mode;}sub generator_get_system_ptf_handle{   return $generator_hr->{system_ptf_hr};}sub generator_get_language{  return $generator_hr->{language};}sub generator_get_class_ptf_handle{  return $generator_hr->{class_ptf_hr};}sub default_ribbit{  my ($arg) = (@_);  &ribbit("\n\n--Error: default_gen_lib: $arg\n");  }sub _copy_files{  my ($dest_dir, $source_dir, @files) = (@_);  my $function_name;    #validate args  &default_ribbit("No target dir for function copy_files!")  unless ($dest_dir ne "");    &default_ribbit("No source dir for function copy_files!")  unless ($source_dir ne "");  &default_ribbit("No files for function copy_files!")  unless (@files != 0);    #check for valid directories  opendir (SDIR, $source_dir) or     &default_ribbit("can't open $source_dir !");    opendir (DDIR, $dest_dir) or    &default_ribbit("can't open $dest_dir !");      foreach my $source_file(@files){    # |    # | Separate out the source subdir and the source filename    # |    my $source_subdir = "";    my $source_filename = $source_file;    if($source_filename =~ /^(.*)\/(.*)$/)  # break on last slash    {      $source_subdir = "/$1"; # embed its leading slash, for concatty      $source_filename = $2;    }    my $source_fullpath = "$source_dir$source_subdir/$source_filename";    my $dest_fullpath = "$dest_dir/$source_filename";    &Perlcopy($source_fullpath, $dest_fullpath);    &generator_print_verbose("Copying file: \"$source_fullpath\""            . " to \"$dest_fullpath\".\n");  }  closedir (SDIR);  closedir (DDIR);}sub get_module_wrapper_arg_hash_from_system_ptf_file{  my $module_ptf_hr = $generator_hr->{module_ptf_hr};    my @list_of_sections = ("MASTER","SLAVE","PORT_WIRING");  my @port_list;  foreach my $section(@list_of_sections){    my $number = get_child_count($module_ptf_hr, $section);    for(my $initial=0; $initial < $number; $initial++){            my $interface_section = get_child($module_ptf_hr, $initial, $section);	      my $interface_section_name = get_data($interface_section);      my $port_wiring_section;      if($section ne "PORT_WIRING"){	$port_wiring_section = 	  get_child_by_path($module_ptf_hr, $section." ".$interface_section_name."/PORT_WIRING");	      }else{	$port_wiring_section =	  get_child_by_path($module_ptf_hr, $section);      }      my $num_ports = get_child_count($port_wiring_section, "PORT");      foreach(my $port_count = 0; $port_count < $num_ports; $port_count++){	my $port = get_child($port_wiring_section, $port_count, "PORT");		my %port_info_struct;	$port_info_struct{name} = get_data($port);	$port_info_struct{direction} = get_data_by_path($port, "direction");	$port_info_struct{width} = get_data_by_path($port, "width");	$port_info_struct{vhdl_record_name} = get_data_by_path($port, "vhdl_record_name");	$port_info_struct{vhdl_record_type} = get_data_by_path($port, "vhdl_record_type");		push(@port_list, \%port_info_struct);	      }    }	  }  $generator_hr->{wrapper_args}{ports} = \@port_list;}sub generator_make_module_wrapper{  my ($simulate_hdl, $top_module_name, $module_language) = (@_);  &default_ribbit("generator_make_module_wrapper: no arg0 passed in for simulate_hdl\n")    if($simulate_hdl eq '');  &default_ribbit("generator_make_module_wrapper: no arg1 passed in for top_module_name\n")    unless($top_module_name);  $generator_hr->{wrapper_args}{simulate_hdl} = $simulate_hdl;  $generator_hr->{wrapper_args}{top_module_name} = $top_module_name;  $generator_hr->{wrapper_args}{make_wrapper} = 1;  $generator_hr->{wrapper_args}{module_language} = $module_language;}# |# | recognize varous number forms,# | return 'h0123abcd-ish.# |sub turn_anything_into_appropriate_string($$$$)	{	my ($value,$type,$editable,$module_language) = (@_);    return $value if($value =~ /^\"/);   # quoted string: unscathed    return $value if($type eq "string"); # string: anything is ok        return $value if(!$editable);        # and you know, if you can't change it, keep it!        	# |	# | first, convert to a number	# |	my $base = 10;	my $n = $value;	my $width = 32;	my $number = 0;		$value = lc($value); # lower case		if($value =~ /^([0-9]*)\'([hbo])(.*)$/)		{		# | tick notation: AOK for verilog		if($module_language eq "verilog")			{			$number = $value;			}		# |		# | note: at this point, we could notice if the		# | result should be vhdl binary, and convert		# | to that, avoiding the precision-losing		# | integer intermediary		# |		# | (alternatively, we could use a binary string		# | always as the intermediate form, rather than		# | a precision-losing int.)		# |		else			{			$width = $1;			my $baseletter = $2;			my $digits = $3;						if($baseletter eq "h")				{				$base = 16;				}			elsif($baseletter eq "b")				{				$base = 2;				}			elsif($baseletter eq "o") # must be				{				$base = 8;				}						$digits =~ s/[ _-]//g; # crush out dividing value						while(length($digits) > 0)				{				my $digit = substr($digits,0,1);				$digits = substr($digits,1);				my $digitvalue = hex($digit); # how handy				$number = $number * $base + $digitvalue;				}			}		}	elsif($value =~ /^0x(.*)$/)		{		$number = hex($1);		}	else  # try for decimal		{		$number = int(1 * $value);		}		# |	# | ok, we have a number. If our target type	# | is "std_logic_vector(this downto that)"	# | for tricky VHDL, we	# | must quote a binary string out of it.	# |		if(($module_language eq "vhdl") and ($type =~ /^.*\((\d+) downto (\d+)\).*$/))		{		my ($high_bit,$low_bit) = ($1,$2);		my $binary = "";		for(my $bit = $low_bit; $bit <= $high_bit; $bit++)			{			$binary = ($number % 2) . $binary;			$number = int($number >> 1);			}				$number = '"' . $binary . '"';		}		return $number;	}## return @array of vhdl libraries, if any, from the class.ptfsub get_libraries(){    my $class_ptf = generator_get_class_ptf_handle();    my @libraries;    my $libraries_ptf = get_child_by_path($class_ptf,"CLASS/CB_GENERATOR/LIBRARIES");    if($libraries_ptf)        {        my $library_count = get_child_count($libraries_ptf,"library");        for(my $i = 0; $i < $library_count; $i++)        {            my $library_ptf = get_child($libraries_ptf,$i,"library");            my $library_name = get_data($library_ptf);            push(@libraries,$library_name);        }    }    return @libraries;}sub _generator_make_module_wrapper	{    my $wrapper_args = $generator_hr->{wrapper_args};  my $no_black_box = $wrapper_args->{simulate_hdl};  my $top_module_name = $wrapper_args->{top_module_name};  my $language = $generator_hr->{language};  my @external_args = @{$generator_hr->{external_args}};  my $module_ptf_hr = $generator_hr->{module_ptf_hr};  ### Build Module  my $project = e_project->new(@external_args);  my $top = $project->top();    # add the ports to the system module  my @ports;    foreach my $port_hash(@{$wrapper_args->{ports}}){    my $porto = e_port->new({			     name => $port_hash->{name},			     width => $port_hash->{width},			     direction => $port_hash->{direction},			     vhdl_record_name => $port_hash->{vhdl_record_name},			     vhdl_record_type => $port_hash->{vhdl_record_type}			    });    push(@ports, $porto);  }  $top->add_contents(@ports);      # +----------------------------------------    # | Get parameters from class.ptf    # | create @array of parameters, eacho    # | one like name=>, default=>, type=>,    # |      # | These are the definitions of parameters for    # | ANY instance of this module; we need to     # | have them in the "wrapee" module so that    # | when the system bus is knitted together    # | the parameter types can be properly used.    # |    # | (as it turns out, verilog doesnt need    # | them, but vhld does)    # |

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
337p粉嫩大胆噜噜噜噜噜91av| 国产九色sp调教91| 日本成人在线电影网| 国产麻豆9l精品三级站| 日本黄色一区二区| 久久综合久久鬼色中文字| 一区二区国产盗摄色噜噜| 极品瑜伽女神91| 欧美精品18+| 亚洲欧美一区二区三区孕妇| 国内一区二区视频| 欧美系列亚洲系列| 亚洲人成影院在线观看| 国产成人午夜片在线观看高清观看| 在线观看欧美精品| 中文字幕一区二区5566日韩| 强制捆绑调教一区二区| 色狠狠一区二区| 国产日韩欧美一区二区三区综合| 免费看欧美女人艹b| 日本福利一区二区| ●精品国产综合乱码久久久久| 国产综合色视频| 欧美大白屁股肥臀xxxxxx| 日韩和欧美的一区| 欧美日韩国产a| 亚洲成人免费av| 精品视频一区三区九区| 亚洲一区二区美女| 精品视频资源站| 日韩在线播放一区二区| 欧美日韩综合色| 天堂va蜜桃一区二区三区 | 久久久久国产精品麻豆| 麻豆91精品91久久久的内涵| 欧美日本一区二区三区四区| 亚洲一区在线观看免费观看电影高清| 91免费版在线| 亚洲va欧美va人人爽午夜| 欧美亚洲国产怡红院影院| 亚洲人xxxx| 欧美日韩在线综合| 日产欧产美韩系列久久99| 制服丝袜在线91| 精品一区二区综合| 国产亚洲欧美中文| 99久久99久久精品免费观看 | 亚洲国产精品自拍| 欧美日韩国产首页在线观看| 日本成人在线视频网站| 久久久久久久综合日本| 白白色 亚洲乱淫| 亚洲制服丝袜一区| 日韩午夜av电影| 国产精品影音先锋| 亚洲男人的天堂网| 欧美一区二区在线视频| 国产成人免费在线观看| 亚洲精品成a人| 日韩一区二区三区三四区视频在线观看| 日本不卡中文字幕| 欧美国产日韩亚洲一区| 91国内精品野花午夜精品| 日本一区中文字幕| 国产精品美女久久久久久久 | 国产激情精品久久久第一区二区| 国产精品伦一区二区三级视频| 色8久久精品久久久久久蜜| 日本三级亚洲精品| 中文字幕中文字幕一区二区| 欧美狂野另类xxxxoooo| 成人激情av网| 日韩av一区二区三区| 中文字幕中文字幕一区| 欧美一区二区精品| 色8久久人人97超碰香蕉987| 久久不见久久见免费视频7| 日韩美女久久久| 久久午夜电影网| 欧美三级电影在线看| 成人sese在线| 九一久久久久久| 亚洲成人黄色小说| 国产精品久久久久影院老司| 亚洲乱码精品一二三四区日韩在线| 欧美裸体一区二区三区| aaa亚洲精品一二三区| 久久91精品久久久久久秒播| 一区二区三区四区乱视频| 国产午夜精品福利| 欧美一区二区视频在线观看2020| 97精品久久久午夜一区二区三区| 精彩视频一区二区| 日韩福利视频网| 亚洲一区二区四区蜜桃| 中文字幕免费一区| 久久先锋影音av| 日韩视频免费直播| 欧美亚洲动漫精品| 一本色道久久综合亚洲aⅴ蜜桃 | 国产91在线看| 激情偷乱视频一区二区三区| 青青草成人在线观看| 日韩精品国产欧美| 性久久久久久久久| 亚洲国产美国国产综合一区二区| 亚洲三级在线播放| 1区2区3区国产精品| 国产精品白丝在线| 成人欧美一区二区三区视频网页| 久久亚洲精精品中文字幕早川悠里| 91麻豆精品国产91久久久| 欧美亚洲自拍偷拍| 在线免费不卡视频| 欧美色爱综合网| 欧美色中文字幕| 欧美男人的天堂一二区| 欧美色老头old∨ideo| 欧美日韩高清一区二区不卡| 欧美日韩在线电影| 制服丝袜亚洲网站| 欧美一区二区三区思思人| 91精品国产综合久久久久| 日韩免费观看高清完整版在线观看| 欧美精品一卡二卡| 日韩欧美一级在线播放| 日韩无一区二区| 久久久九九九九| 中文字幕永久在线不卡| 一区二区三区在线视频播放| 亚洲成人www| 久久99国产精品麻豆| 高清视频一区二区| 91女人视频在线观看| 欧美日韩久久久久久| 日韩欧美国产电影| 欧美国产一区二区| 亚洲乱码精品一二三四区日韩在线| 亚洲成在人线免费| 理论片日本一区| www.成人在线| 欧美精品tushy高清| 国产午夜精品一区二区三区嫩草| 亚洲日本va午夜在线电影| 视频一区在线视频| 国内不卡的二区三区中文字幕| 成人黄色av电影| 在线观看日韩电影| 久久精品视频一区| 亚洲一区二区在线视频| 激情文学综合插| 欧美午夜精品一区二区蜜桃| 26uuu国产在线精品一区二区| 综合久久久久久| 麻豆精品一区二区三区| 95精品视频在线| 日韩免费在线观看| 亚洲日本免费电影| 极品少妇一区二区三区精品视频| 91久久线看在观草草青青| 精品国产三级电影在线观看| 一区二区国产盗摄色噜噜| 国产精品主播直播| 91精品欧美久久久久久动漫| 亚洲欧洲精品天堂一级 | 国产在线精品免费| 日本久久精品电影| 国产日本一区二区| 日本aⅴ免费视频一区二区三区| 北岛玲一区二区三区四区| 日韩视频一区在线观看| 亚洲午夜久久久久久久久久久| 国产九色sp调教91| 欧美一区二区三区在| 一区二区激情视频| 91在线云播放| 欧美国产日本韩| 国产伦精品一区二区三区免费 | 国产91在线|亚洲| 欧美日产在线观看| 亚洲综合色婷婷| a在线欧美一区| 国产精品乱子久久久久| 国产精品99久久久| www国产成人免费观看视频 深夜成人网 | 中文字幕视频一区| 国产精品99久久久| 亚洲精品在线网站| 极品销魂美女一区二区三区| 欧美一二三区在线| 日韩在线一二三区| 欧美一区二区三区视频| 婷婷综合另类小说色区| 欧美在线免费观看亚洲| 一区二区免费看| 在线观看一区二区精品视频| 一区二区不卡在线视频 午夜欧美不卡在| 不卡视频一二三| 亚洲人成小说网站色在线| 97久久精品人人做人人爽|