?? soundsample.fit.eqn
字號:
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a13_PORT_A_data_in = D1_datain[5];
F1_ram_block1a13_PORT_A_data_in_reg = DFFE(F1_ram_block1a13_PORT_A_data_in, F1_ram_block1a13_clock_0, , , F1_ram_block1a13_clock_enable_0);
F1_ram_block1a13_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a13_PORT_A_address_reg = DFFE(F1_ram_block1a13_PORT_A_address, F1_ram_block1a13_clock_0, , , F1_ram_block1a13_clock_enable_0);
F1_ram_block1a13_PORT_A_write_enable = G1_w_anode234w[2];
F1_ram_block1a13_PORT_A_write_enable_reg = DFFE(F1_ram_block1a13_PORT_A_write_enable, F1_ram_block1a13_clock_0, , , F1_ram_block1a13_clock_enable_0);
F1_ram_block1a13_clock_0 = GLOBAL(C1L1);
F1_ram_block1a13_clock_enable_0 = G1L6;
F1_ram_block1a13_PORT_A_data_out = MEMORY(F1_ram_block1a13_PORT_A_data_in_reg, , F1_ram_block1a13_PORT_A_address_reg, , F1_ram_block1a13_PORT_A_write_enable_reg, , , , F1_ram_block1a13_clock_0, , F1_ram_block1a13_clock_enable_0, , , );
F1_ram_block1a13 = F1_ram_block1a13_PORT_A_data_out[0];
--F1_ram_block1a21 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a21 at M4K_X19_Y9
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a21_PORT_A_data_in = D1_datain[5];
F1_ram_block1a21_PORT_A_data_in_reg = DFFE(F1_ram_block1a21_PORT_A_data_in, F1_ram_block1a21_clock_0, , , F1_ram_block1a21_clock_enable_0);
F1_ram_block1a21_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a21_PORT_A_address_reg = DFFE(F1_ram_block1a21_PORT_A_address, F1_ram_block1a21_clock_0, , , F1_ram_block1a21_clock_enable_0);
F1_ram_block1a21_PORT_A_write_enable = G1_w_anode242w[2];
F1_ram_block1a21_PORT_A_write_enable_reg = DFFE(F1_ram_block1a21_PORT_A_write_enable, F1_ram_block1a21_clock_0, , , F1_ram_block1a21_clock_enable_0);
F1_ram_block1a21_clock_0 = GLOBAL(C1L1);
F1_ram_block1a21_clock_enable_0 = G1L9;
F1_ram_block1a21_PORT_A_data_out = MEMORY(F1_ram_block1a21_PORT_A_data_in_reg, , F1_ram_block1a21_PORT_A_address_reg, , F1_ram_block1a21_PORT_A_write_enable_reg, , , , F1_ram_block1a21_clock_0, , F1_ram_block1a21_clock_enable_0, , , );
F1_ram_block1a21 = F1_ram_block1a21_PORT_A_data_out[0];
--F1_ram_block1a5 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a5 at M4K_X19_Y7
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a5_PORT_A_data_in = D1_datain[5];
F1_ram_block1a5_PORT_A_data_in_reg = DFFE(F1_ram_block1a5_PORT_A_data_in, F1_ram_block1a5_clock_0, , , F1_ram_block1a5_clock_enable_0);
F1_ram_block1a5_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a5_PORT_A_address_reg = DFFE(F1_ram_block1a5_PORT_A_address, F1_ram_block1a5_clock_0, , , F1_ram_block1a5_clock_enable_0);
F1_ram_block1a5_PORT_A_write_enable = G1_w_anode221w[2];
F1_ram_block1a5_PORT_A_write_enable_reg = DFFE(F1_ram_block1a5_PORT_A_write_enable, F1_ram_block1a5_clock_0, , , F1_ram_block1a5_clock_enable_0);
F1_ram_block1a5_clock_0 = GLOBAL(C1L1);
F1_ram_block1a5_clock_enable_0 = G1L3;
F1_ram_block1a5_PORT_A_data_out = MEMORY(F1_ram_block1a5_PORT_A_data_in_reg, , F1_ram_block1a5_PORT_A_address_reg, , F1_ram_block1a5_PORT_A_write_enable_reg, , , , F1_ram_block1a5_clock_0, , F1_ram_block1a5_clock_enable_0, , , );
F1_ram_block1a5 = F1_ram_block1a5_PORT_A_data_out[0];
--H1L11 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|mux_2bb:mux2|result_node[5]~356 at LC_X26_Y8_N5
--operation mode is normal
H1L11 = F1_address_reg_a[0] & (F1_address_reg_a[1]) # !F1_address_reg_a[0] & (F1_address_reg_a[1] & (F1_ram_block1a21) # !F1_address_reg_a[1] & F1_ram_block1a5);
--F1_ram_block1a29 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a29 at M4K_X19_Y5
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a29_PORT_A_data_in = D1_datain[5];
F1_ram_block1a29_PORT_A_data_in_reg = DFFE(F1_ram_block1a29_PORT_A_data_in, F1_ram_block1a29_clock_0, , , F1_ram_block1a29_clock_enable_0);
F1_ram_block1a29_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a29_PORT_A_address_reg = DFFE(F1_ram_block1a29_PORT_A_address, F1_ram_block1a29_clock_0, , , F1_ram_block1a29_clock_enable_0);
F1_ram_block1a29_PORT_A_write_enable = G1_w_anode250w[2];
F1_ram_block1a29_PORT_A_write_enable_reg = DFFE(F1_ram_block1a29_PORT_A_write_enable, F1_ram_block1a29_clock_0, , , F1_ram_block1a29_clock_enable_0);
F1_ram_block1a29_clock_0 = GLOBAL(C1L1);
F1_ram_block1a29_clock_enable_0 = G1L12;
F1_ram_block1a29_PORT_A_data_out = MEMORY(F1_ram_block1a29_PORT_A_data_in_reg, , F1_ram_block1a29_PORT_A_address_reg, , F1_ram_block1a29_PORT_A_write_enable_reg, , , , F1_ram_block1a29_clock_0, , F1_ram_block1a29_clock_enable_0, , , );
F1_ram_block1a29 = F1_ram_block1a29_PORT_A_data_out[0];
--H1L12 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|mux_2bb:mux2|result_node[5]~357 at LC_X26_Y8_N9
--operation mode is normal
H1L12 = F1_address_reg_a[0] & (H1L11 & F1_ram_block1a29 # !H1L11 & (F1_ram_block1a13)) # !F1_address_reg_a[0] & (H1L11);
--F1_ram_block1a20 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a20 at M4K_X19_Y16
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a20_PORT_A_data_in = D1_datain[4];
F1_ram_block1a20_PORT_A_data_in_reg = DFFE(F1_ram_block1a20_PORT_A_data_in, F1_ram_block1a20_clock_0, , , F1_ram_block1a20_clock_enable_0);
F1_ram_block1a20_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a20_PORT_A_address_reg = DFFE(F1_ram_block1a20_PORT_A_address, F1_ram_block1a20_clock_0, , , F1_ram_block1a20_clock_enable_0);
F1_ram_block1a20_PORT_A_write_enable = G1_w_anode242w[2];
F1_ram_block1a20_PORT_A_write_enable_reg = DFFE(F1_ram_block1a20_PORT_A_write_enable, F1_ram_block1a20_clock_0, , , F1_ram_block1a20_clock_enable_0);
F1_ram_block1a20_clock_0 = GLOBAL(C1L1);
F1_ram_block1a20_clock_enable_0 = G1L9;
F1_ram_block1a20_PORT_A_data_out = MEMORY(F1_ram_block1a20_PORT_A_data_in_reg, , F1_ram_block1a20_PORT_A_address_reg, , F1_ram_block1a20_PORT_A_write_enable_reg, , , , F1_ram_block1a20_clock_0, , F1_ram_block1a20_clock_enable_0, , , );
F1_ram_block1a20 = F1_ram_block1a20_PORT_A_data_out[0];
--F1_ram_block1a12 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a12 at M4K_X33_Y9
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a12_PORT_A_data_in = D1_datain[4];
F1_ram_block1a12_PORT_A_data_in_reg = DFFE(F1_ram_block1a12_PORT_A_data_in, F1_ram_block1a12_clock_0, , , F1_ram_block1a12_clock_enable_0);
F1_ram_block1a12_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a12_PORT_A_address_reg = DFFE(F1_ram_block1a12_PORT_A_address, F1_ram_block1a12_clock_0, , , F1_ram_block1a12_clock_enable_0);
F1_ram_block1a12_PORT_A_write_enable = G1_w_anode234w[2];
F1_ram_block1a12_PORT_A_write_enable_reg = DFFE(F1_ram_block1a12_PORT_A_write_enable, F1_ram_block1a12_clock_0, , , F1_ram_block1a12_clock_enable_0);
F1_ram_block1a12_clock_0 = GLOBAL(C1L1);
F1_ram_block1a12_clock_enable_0 = G1L6;
F1_ram_block1a12_PORT_A_data_out = MEMORY(F1_ram_block1a12_PORT_A_data_in_reg, , F1_ram_block1a12_PORT_A_address_reg, , F1_ram_block1a12_PORT_A_write_enable_reg, , , , F1_ram_block1a12_clock_0, , F1_ram_block1a12_clock_enable_0, , , );
F1_ram_block1a12 = F1_ram_block1a12_PORT_A_data_out[0];
--F1_ram_block1a4 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a4 at M4K_X19_Y20
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a4_PORT_A_data_in = D1_datain[4];
F1_ram_block1a4_PORT_A_data_in_reg = DFFE(F1_ram_block1a4_PORT_A_data_in, F1_ram_block1a4_clock_0, , , F1_ram_block1a4_clock_enable_0);
F1_ram_block1a4_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a4_PORT_A_address_reg = DFFE(F1_ram_block1a4_PORT_A_address, F1_ram_block1a4_clock_0, , , F1_ram_block1a4_clock_enable_0);
F1_ram_block1a4_PORT_A_write_enable = G1_w_anode221w[2];
F1_ram_block1a4_PORT_A_write_enable_reg = DFFE(F1_ram_block1a4_PORT_A_write_enable, F1_ram_block1a4_clock_0, , , F1_ram_block1a4_clock_enable_0);
F1_ram_block1a4_clock_0 = GLOBAL(C1L1);
F1_ram_block1a4_clock_enable_0 = G1L3;
F1_ram_block1a4_PORT_A_data_out = MEMORY(F1_ram_block1a4_PORT_A_data_in_reg, , F1_ram_block1a4_PORT_A_address_reg, , F1_ram_block1a4_PORT_A_write_enable_reg, , , , F1_ram_block1a4_clock_0, , F1_ram_block1a4_clock_enable_0, , , );
F1_ram_block1a4 = F1_ram_block1a4_PORT_A_data_out[0];
--H1L9 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|mux_2bb:mux2|result_node[4]~358 at LC_X26_Y8_N8
--operation mode is normal
H1L9 = F1_address_reg_a[1] & (F1_address_reg_a[0]) # !F1_address_reg_a[1] & (F1_address_reg_a[0] & F1_ram_block1a12 # !F1_address_reg_a[0] & (F1_ram_block1a4));
--F1_ram_block1a28 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a28 at M4K_X33_Y5
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a28_PORT_A_data_in = D1_datain[4];
F1_ram_block1a28_PORT_A_data_in_reg = DFFE(F1_ram_block1a28_PORT_A_data_in, F1_ram_block1a28_clock_0, , , F1_ram_block1a28_clock_enable_0);
F1_ram_block1a28_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a28_PORT_A_address_reg = DFFE(F1_ram_block1a28_PORT_A_address, F1_ram_block1a28_clock_0, , , F1_ram_block1a28_clock_enable_0);
F1_ram_block1a28_PORT_A_write_enable = G1_w_anode250w[2];
F1_ram_block1a28_PORT_A_write_enable_reg = DFFE(F1_ram_block1a28_PORT_A_write_enable, F1_ram_block1a28_clock_0, , , F1_ram_block1a28_clock_enable_0);
F1_ram_block1a28_clock_0 = GLOBAL(C1L1);
F1_ram_block1a28_clock_enable_0 = G1L12;
F1_ram_block1a28_PORT_A_data_out = MEMORY(F1_ram_block1a28_PORT_A_data_in_reg, , F1_ram_block1a28_PORT_A_address_reg, , F1_ram_block1a28_PORT_A_write_enable_reg, , , , F1_ram_block1a28_clock_0, , F1_ram_block1a28_clock_enable_0, , , );
F1_ram_block1a28 = F1_ram_block1a28_PORT_A_data_out[0];
--H1L10 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|mux_2bb:mux2|result_node[4]~359 at LC_X26_Y8_N2
--operation mode is normal
H1L10 = H1L9 & (F1_ram_block1a28 # !F1_address_reg_a[1]) # !H1L9 & (F1_address_reg_a[1] & F1_ram_block1a20);
--F1_ram_block1a11 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a11 at M4K_X33_Y14
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a11_PORT_A_data_in = D1_datain[3];
F1_ram_block1a11_PORT_A_data_in_reg = DFFE(F1_ram_block1a11_PORT_A_data_in, F1_ram_block1a11_clock_0, , , F1_ram_block1a11_clock_enable_0);
F1_ram_block1a11_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a11_PORT_A_address_reg = DFFE(F1_ram_block1a11_PORT_A_address, F1_ram_block1a11_clock_0, , , F1_ram_block1a11_clock_enable_0);
F1_ram_block1a11_PORT_A_write_enable = G1_w_anode234w[2];
F1_ram_block1a11_PORT_A_write_enable_reg = DFFE(F1_ram_block1a11_PORT_A_write_enable, F1_ram_block1a11_clock_0, , , F1_ram_block1a11_clock_enable_0);
F1_ram_block1a11_clock_0 = GLOBAL(C1L1);
F1_ram_block1a11_clock_enable_0 = G1L6;
F1_ram_block1a11_PORT_A_data_out = MEMORY(F1_ram_block1a11_PORT_A_data_in_reg, , F1_ram_block1a11_PORT_A_address_reg, , F1_ram_block1a11_PORT_A_write_enable_reg, , , , F1_ram_block1a11_clock_0, , F1_ram_block1a11_clock_enable_0, , , );
F1_ram_block1a11 = F1_ram_block1a11_PORT_A_data_out[0];
--F1_ram_block1a19 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a19 at M4K_X33_Y15
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a19_PORT_A_data_in = D1_datain[3];
F1_ram_block1a19_PORT_A_data_in_reg = DFFE(F1_ram_block1a19_PORT_A_data_in, F1_ram_block1a19_clock_0, , , F1_ram_block1a19_clock_enable_0);
F1_ram_block1a19_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a19_PORT_A_address_reg = DFFE(F1_ram_block1a19_PORT_A_address, F1_ram_block1a19_clock_0, , , F1_ram_block1a19_clock_enable_0);
F1_ram_block1a19_PORT_A_write_enable = G1_w_anode242w[2];
F1_ram_block1a19_PORT_A_write_enable_reg = DFFE(F1_ram_block1a19_PORT_A_write_enable, F1_ram_block1a19_clock_0, , , F1_ram_block1a19_clock_enable_0);
F1_ram_block1a19_clock_0 = GLOBAL(C1L1);
F1_ram_block1a19_clock_enable_0 = G1L9;
F1_ram_block1a19_PORT_A_data_out = MEMORY(F1_ram_block1a19_PORT_A_data_in_reg, , F1_ram_block1a19_PORT_A_address_reg, , F1_ram_block1a19_PORT_A_write_enable_reg, , , , F1_ram_block1a19_clock_0, , F1_ram_block1a19_clock_enable_0, , , );
F1_ram_block1a19 = F1_ram_block1a19_PORT_A_data_out[0];
--F1_ram_block1a3 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a3 at M4K_X19_Y6
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a3_PORT_A_data_in = D1_datain[3];
F1_ram_block1a3_PORT_A_data_in_reg = DFFE(F1_ram_block1a3_PORT_A_data_in, F1_ram_block1a3_clock_0, , , F1_ram_block1a3_clock_enable_0);
F1_ram_block1a3_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a3_PORT_A_address_reg = DFFE(F1_ram_block1a3_PORT_A_address, F1_ram_block1a3_clock_0, , , F1_ram_block1a3_clock_enable_0);
F1_ram_block1a3_PORT_A_write_enable = G1_w_anode221w[2];
F1_ram_block1a3_PORT_A_write_enable_reg = DFFE(F1_ram_block1a3_PORT_A_write_enable, F1_ram_block1a3_clock_0, , , F1_ram_block1a3_clock_enable_0);
F1_ram_block1a3_clock_0 = GLOBAL(C1L1);
F1_ram_block1a3_clock_enable_0 = G1L3;
F1_ram_block1a3_PORT_A_data_out = MEMORY(F1_ram_block1a3_PORT_A_data_in_reg, , F1_ram_block1a3_PORT_A_address_reg, , F1_ram_block1a3_PORT_A_write_enable_reg, , , , F1_ram_block1a3_clock_0, , F1_ram_block1a3_clock_enable_0, , , );
F1_ram_block1a3 = F1_ram_block1a3_PORT_A_data_out[0];
--H1L7 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|mux_2bb:mux2|result_node[3]~360 at LC_X26_Y8_N6
--operation mode is normal
H1L7 = F1_address_reg_a[1] & (F1_ram_block1a19 # F1_address_reg_a[0]) # !F1_address_reg_a[1] & (!F1_address_reg_a[0] & F1_ram_block1a3);
--F1_ram_block1a27 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a27 at M4K_X19_Y3
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -