亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? soundsample.fit.eqn

?? 語音采集,直接在QUARTUSII中打開調試.
?? EQN
?? 第 1 頁 / 共 5 頁
字號:
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a13_PORT_A_data_in = D1_datain[5];
F1_ram_block1a13_PORT_A_data_in_reg = DFFE(F1_ram_block1a13_PORT_A_data_in, F1_ram_block1a13_clock_0, , , F1_ram_block1a13_clock_enable_0);
F1_ram_block1a13_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a13_PORT_A_address_reg = DFFE(F1_ram_block1a13_PORT_A_address, F1_ram_block1a13_clock_0, , , F1_ram_block1a13_clock_enable_0);
F1_ram_block1a13_PORT_A_write_enable = G1_w_anode234w[2];
F1_ram_block1a13_PORT_A_write_enable_reg = DFFE(F1_ram_block1a13_PORT_A_write_enable, F1_ram_block1a13_clock_0, , , F1_ram_block1a13_clock_enable_0);
F1_ram_block1a13_clock_0 = GLOBAL(C1L1);
F1_ram_block1a13_clock_enable_0 = G1L6;
F1_ram_block1a13_PORT_A_data_out = MEMORY(F1_ram_block1a13_PORT_A_data_in_reg, , F1_ram_block1a13_PORT_A_address_reg, , F1_ram_block1a13_PORT_A_write_enable_reg, , , , F1_ram_block1a13_clock_0, , F1_ram_block1a13_clock_enable_0, , , );
F1_ram_block1a13 = F1_ram_block1a13_PORT_A_data_out[0];


--F1_ram_block1a21 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a21 at M4K_X19_Y9
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a21_PORT_A_data_in = D1_datain[5];
F1_ram_block1a21_PORT_A_data_in_reg = DFFE(F1_ram_block1a21_PORT_A_data_in, F1_ram_block1a21_clock_0, , , F1_ram_block1a21_clock_enable_0);
F1_ram_block1a21_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a21_PORT_A_address_reg = DFFE(F1_ram_block1a21_PORT_A_address, F1_ram_block1a21_clock_0, , , F1_ram_block1a21_clock_enable_0);
F1_ram_block1a21_PORT_A_write_enable = G1_w_anode242w[2];
F1_ram_block1a21_PORT_A_write_enable_reg = DFFE(F1_ram_block1a21_PORT_A_write_enable, F1_ram_block1a21_clock_0, , , F1_ram_block1a21_clock_enable_0);
F1_ram_block1a21_clock_0 = GLOBAL(C1L1);
F1_ram_block1a21_clock_enable_0 = G1L9;
F1_ram_block1a21_PORT_A_data_out = MEMORY(F1_ram_block1a21_PORT_A_data_in_reg, , F1_ram_block1a21_PORT_A_address_reg, , F1_ram_block1a21_PORT_A_write_enable_reg, , , , F1_ram_block1a21_clock_0, , F1_ram_block1a21_clock_enable_0, , , );
F1_ram_block1a21 = F1_ram_block1a21_PORT_A_data_out[0];


--F1_ram_block1a5 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a5 at M4K_X19_Y7
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a5_PORT_A_data_in = D1_datain[5];
F1_ram_block1a5_PORT_A_data_in_reg = DFFE(F1_ram_block1a5_PORT_A_data_in, F1_ram_block1a5_clock_0, , , F1_ram_block1a5_clock_enable_0);
F1_ram_block1a5_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a5_PORT_A_address_reg = DFFE(F1_ram_block1a5_PORT_A_address, F1_ram_block1a5_clock_0, , , F1_ram_block1a5_clock_enable_0);
F1_ram_block1a5_PORT_A_write_enable = G1_w_anode221w[2];
F1_ram_block1a5_PORT_A_write_enable_reg = DFFE(F1_ram_block1a5_PORT_A_write_enable, F1_ram_block1a5_clock_0, , , F1_ram_block1a5_clock_enable_0);
F1_ram_block1a5_clock_0 = GLOBAL(C1L1);
F1_ram_block1a5_clock_enable_0 = G1L3;
F1_ram_block1a5_PORT_A_data_out = MEMORY(F1_ram_block1a5_PORT_A_data_in_reg, , F1_ram_block1a5_PORT_A_address_reg, , F1_ram_block1a5_PORT_A_write_enable_reg, , , , F1_ram_block1a5_clock_0, , F1_ram_block1a5_clock_enable_0, , , );
F1_ram_block1a5 = F1_ram_block1a5_PORT_A_data_out[0];


--H1L11 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|mux_2bb:mux2|result_node[5]~356 at LC_X26_Y8_N5
--operation mode is normal

H1L11 = F1_address_reg_a[0] & (F1_address_reg_a[1]) # !F1_address_reg_a[0] & (F1_address_reg_a[1] & (F1_ram_block1a21) # !F1_address_reg_a[1] & F1_ram_block1a5);


--F1_ram_block1a29 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a29 at M4K_X19_Y5
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a29_PORT_A_data_in = D1_datain[5];
F1_ram_block1a29_PORT_A_data_in_reg = DFFE(F1_ram_block1a29_PORT_A_data_in, F1_ram_block1a29_clock_0, , , F1_ram_block1a29_clock_enable_0);
F1_ram_block1a29_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a29_PORT_A_address_reg = DFFE(F1_ram_block1a29_PORT_A_address, F1_ram_block1a29_clock_0, , , F1_ram_block1a29_clock_enable_0);
F1_ram_block1a29_PORT_A_write_enable = G1_w_anode250w[2];
F1_ram_block1a29_PORT_A_write_enable_reg = DFFE(F1_ram_block1a29_PORT_A_write_enable, F1_ram_block1a29_clock_0, , , F1_ram_block1a29_clock_enable_0);
F1_ram_block1a29_clock_0 = GLOBAL(C1L1);
F1_ram_block1a29_clock_enable_0 = G1L12;
F1_ram_block1a29_PORT_A_data_out = MEMORY(F1_ram_block1a29_PORT_A_data_in_reg, , F1_ram_block1a29_PORT_A_address_reg, , F1_ram_block1a29_PORT_A_write_enable_reg, , , , F1_ram_block1a29_clock_0, , F1_ram_block1a29_clock_enable_0, , , );
F1_ram_block1a29 = F1_ram_block1a29_PORT_A_data_out[0];


--H1L12 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|mux_2bb:mux2|result_node[5]~357 at LC_X26_Y8_N9
--operation mode is normal

H1L12 = F1_address_reg_a[0] & (H1L11 & F1_ram_block1a29 # !H1L11 & (F1_ram_block1a13)) # !F1_address_reg_a[0] & (H1L11);


--F1_ram_block1a20 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a20 at M4K_X19_Y16
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a20_PORT_A_data_in = D1_datain[4];
F1_ram_block1a20_PORT_A_data_in_reg = DFFE(F1_ram_block1a20_PORT_A_data_in, F1_ram_block1a20_clock_0, , , F1_ram_block1a20_clock_enable_0);
F1_ram_block1a20_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a20_PORT_A_address_reg = DFFE(F1_ram_block1a20_PORT_A_address, F1_ram_block1a20_clock_0, , , F1_ram_block1a20_clock_enable_0);
F1_ram_block1a20_PORT_A_write_enable = G1_w_anode242w[2];
F1_ram_block1a20_PORT_A_write_enable_reg = DFFE(F1_ram_block1a20_PORT_A_write_enable, F1_ram_block1a20_clock_0, , , F1_ram_block1a20_clock_enable_0);
F1_ram_block1a20_clock_0 = GLOBAL(C1L1);
F1_ram_block1a20_clock_enable_0 = G1L9;
F1_ram_block1a20_PORT_A_data_out = MEMORY(F1_ram_block1a20_PORT_A_data_in_reg, , F1_ram_block1a20_PORT_A_address_reg, , F1_ram_block1a20_PORT_A_write_enable_reg, , , , F1_ram_block1a20_clock_0, , F1_ram_block1a20_clock_enable_0, , , );
F1_ram_block1a20 = F1_ram_block1a20_PORT_A_data_out[0];


--F1_ram_block1a12 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a12 at M4K_X33_Y9
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a12_PORT_A_data_in = D1_datain[4];
F1_ram_block1a12_PORT_A_data_in_reg = DFFE(F1_ram_block1a12_PORT_A_data_in, F1_ram_block1a12_clock_0, , , F1_ram_block1a12_clock_enable_0);
F1_ram_block1a12_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a12_PORT_A_address_reg = DFFE(F1_ram_block1a12_PORT_A_address, F1_ram_block1a12_clock_0, , , F1_ram_block1a12_clock_enable_0);
F1_ram_block1a12_PORT_A_write_enable = G1_w_anode234w[2];
F1_ram_block1a12_PORT_A_write_enable_reg = DFFE(F1_ram_block1a12_PORT_A_write_enable, F1_ram_block1a12_clock_0, , , F1_ram_block1a12_clock_enable_0);
F1_ram_block1a12_clock_0 = GLOBAL(C1L1);
F1_ram_block1a12_clock_enable_0 = G1L6;
F1_ram_block1a12_PORT_A_data_out = MEMORY(F1_ram_block1a12_PORT_A_data_in_reg, , F1_ram_block1a12_PORT_A_address_reg, , F1_ram_block1a12_PORT_A_write_enable_reg, , , , F1_ram_block1a12_clock_0, , F1_ram_block1a12_clock_enable_0, , , );
F1_ram_block1a12 = F1_ram_block1a12_PORT_A_data_out[0];


--F1_ram_block1a4 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a4 at M4K_X19_Y20
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a4_PORT_A_data_in = D1_datain[4];
F1_ram_block1a4_PORT_A_data_in_reg = DFFE(F1_ram_block1a4_PORT_A_data_in, F1_ram_block1a4_clock_0, , , F1_ram_block1a4_clock_enable_0);
F1_ram_block1a4_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a4_PORT_A_address_reg = DFFE(F1_ram_block1a4_PORT_A_address, F1_ram_block1a4_clock_0, , , F1_ram_block1a4_clock_enable_0);
F1_ram_block1a4_PORT_A_write_enable = G1_w_anode221w[2];
F1_ram_block1a4_PORT_A_write_enable_reg = DFFE(F1_ram_block1a4_PORT_A_write_enable, F1_ram_block1a4_clock_0, , , F1_ram_block1a4_clock_enable_0);
F1_ram_block1a4_clock_0 = GLOBAL(C1L1);
F1_ram_block1a4_clock_enable_0 = G1L3;
F1_ram_block1a4_PORT_A_data_out = MEMORY(F1_ram_block1a4_PORT_A_data_in_reg, , F1_ram_block1a4_PORT_A_address_reg, , F1_ram_block1a4_PORT_A_write_enable_reg, , , , F1_ram_block1a4_clock_0, , F1_ram_block1a4_clock_enable_0, , , );
F1_ram_block1a4 = F1_ram_block1a4_PORT_A_data_out[0];


--H1L9 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|mux_2bb:mux2|result_node[4]~358 at LC_X26_Y8_N8
--operation mode is normal

H1L9 = F1_address_reg_a[1] & (F1_address_reg_a[0]) # !F1_address_reg_a[1] & (F1_address_reg_a[0] & F1_ram_block1a12 # !F1_address_reg_a[0] & (F1_ram_block1a4));


--F1_ram_block1a28 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a28 at M4K_X33_Y5
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a28_PORT_A_data_in = D1_datain[4];
F1_ram_block1a28_PORT_A_data_in_reg = DFFE(F1_ram_block1a28_PORT_A_data_in, F1_ram_block1a28_clock_0, , , F1_ram_block1a28_clock_enable_0);
F1_ram_block1a28_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a28_PORT_A_address_reg = DFFE(F1_ram_block1a28_PORT_A_address, F1_ram_block1a28_clock_0, , , F1_ram_block1a28_clock_enable_0);
F1_ram_block1a28_PORT_A_write_enable = G1_w_anode250w[2];
F1_ram_block1a28_PORT_A_write_enable_reg = DFFE(F1_ram_block1a28_PORT_A_write_enable, F1_ram_block1a28_clock_0, , , F1_ram_block1a28_clock_enable_0);
F1_ram_block1a28_clock_0 = GLOBAL(C1L1);
F1_ram_block1a28_clock_enable_0 = G1L12;
F1_ram_block1a28_PORT_A_data_out = MEMORY(F1_ram_block1a28_PORT_A_data_in_reg, , F1_ram_block1a28_PORT_A_address_reg, , F1_ram_block1a28_PORT_A_write_enable_reg, , , , F1_ram_block1a28_clock_0, , F1_ram_block1a28_clock_enable_0, , , );
F1_ram_block1a28 = F1_ram_block1a28_PORT_A_data_out[0];


--H1L10 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|mux_2bb:mux2|result_node[4]~359 at LC_X26_Y8_N2
--operation mode is normal

H1L10 = H1L9 & (F1_ram_block1a28 # !F1_address_reg_a[1]) # !H1L9 & (F1_address_reg_a[1] & F1_ram_block1a20);


--F1_ram_block1a11 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a11 at M4K_X33_Y14
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a11_PORT_A_data_in = D1_datain[3];
F1_ram_block1a11_PORT_A_data_in_reg = DFFE(F1_ram_block1a11_PORT_A_data_in, F1_ram_block1a11_clock_0, , , F1_ram_block1a11_clock_enable_0);
F1_ram_block1a11_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a11_PORT_A_address_reg = DFFE(F1_ram_block1a11_PORT_A_address, F1_ram_block1a11_clock_0, , , F1_ram_block1a11_clock_enable_0);
F1_ram_block1a11_PORT_A_write_enable = G1_w_anode234w[2];
F1_ram_block1a11_PORT_A_write_enable_reg = DFFE(F1_ram_block1a11_PORT_A_write_enable, F1_ram_block1a11_clock_0, , , F1_ram_block1a11_clock_enable_0);
F1_ram_block1a11_clock_0 = GLOBAL(C1L1);
F1_ram_block1a11_clock_enable_0 = G1L6;
F1_ram_block1a11_PORT_A_data_out = MEMORY(F1_ram_block1a11_PORT_A_data_in_reg, , F1_ram_block1a11_PORT_A_address_reg, , F1_ram_block1a11_PORT_A_write_enable_reg, , , , F1_ram_block1a11_clock_0, , F1_ram_block1a11_clock_enable_0, , , );
F1_ram_block1a11 = F1_ram_block1a11_PORT_A_data_out[0];


--F1_ram_block1a19 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a19 at M4K_X33_Y15
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a19_PORT_A_data_in = D1_datain[3];
F1_ram_block1a19_PORT_A_data_in_reg = DFFE(F1_ram_block1a19_PORT_A_data_in, F1_ram_block1a19_clock_0, , , F1_ram_block1a19_clock_enable_0);
F1_ram_block1a19_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a19_PORT_A_address_reg = DFFE(F1_ram_block1a19_PORT_A_address, F1_ram_block1a19_clock_0, , , F1_ram_block1a19_clock_enable_0);
F1_ram_block1a19_PORT_A_write_enable = G1_w_anode242w[2];
F1_ram_block1a19_PORT_A_write_enable_reg = DFFE(F1_ram_block1a19_PORT_A_write_enable, F1_ram_block1a19_clock_0, , , F1_ram_block1a19_clock_enable_0);
F1_ram_block1a19_clock_0 = GLOBAL(C1L1);
F1_ram_block1a19_clock_enable_0 = G1L9;
F1_ram_block1a19_PORT_A_data_out = MEMORY(F1_ram_block1a19_PORT_A_data_in_reg, , F1_ram_block1a19_PORT_A_address_reg, , F1_ram_block1a19_PORT_A_write_enable_reg, , , , F1_ram_block1a19_clock_0, , F1_ram_block1a19_clock_enable_0, , , );
F1_ram_block1a19 = F1_ram_block1a19_PORT_A_data_out[0];


--F1_ram_block1a3 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a3 at M4K_X19_Y6
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered
F1_ram_block1a3_PORT_A_data_in = D1_datain[3];
F1_ram_block1a3_PORT_A_data_in_reg = DFFE(F1_ram_block1a3_PORT_A_data_in, F1_ram_block1a3_clock_0, , , F1_ram_block1a3_clock_enable_0);
F1_ram_block1a3_PORT_A_address = BUS(C1_CQI[0], C1_CQI[1], C1_CQI[2], C1_CQI[3], C1_CQI[4], C1_CQI[5], C1_CQI[6], C1_CQI[7], C1_CQI[8], C1_CQI[9], C1_CQI[10], C1_CQI[11]);
F1_ram_block1a3_PORT_A_address_reg = DFFE(F1_ram_block1a3_PORT_A_address, F1_ram_block1a3_clock_0, , , F1_ram_block1a3_clock_enable_0);
F1_ram_block1a3_PORT_A_write_enable = G1_w_anode221w[2];
F1_ram_block1a3_PORT_A_write_enable_reg = DFFE(F1_ram_block1a3_PORT_A_write_enable, F1_ram_block1a3_clock_0, , , F1_ram_block1a3_clock_enable_0);
F1_ram_block1a3_clock_0 = GLOBAL(C1L1);
F1_ram_block1a3_clock_enable_0 = G1L3;
F1_ram_block1a3_PORT_A_data_out = MEMORY(F1_ram_block1a3_PORT_A_data_in_reg, , F1_ram_block1a3_PORT_A_address_reg, , F1_ram_block1a3_PORT_A_write_enable_reg, , , , F1_ram_block1a3_clock_0, , F1_ram_block1a3_clock_enable_0, , , );
F1_ram_block1a3 = F1_ram_block1a3_PORT_A_data_out[0];


--H1L7 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|mux_2bb:mux2|result_node[3]~360 at LC_X26_Y8_N6
--operation mode is normal

H1L7 = F1_address_reg_a[1] & (F1_ram_block1a19 # F1_address_reg_a[0]) # !F1_address_reg_a[1] & (!F1_address_reg_a[0] & F1_ram_block1a3);


--F1_ram_block1a27 is soundram:inst|altsyncram:altsyncram_component|altsyncram_i041:auto_generated|ram_block1a27 at M4K_X19_Y3
--RAM Block Operation Mode: Single Port
--Port A Depth: 4096, Port A Width: 1
--Port A Logical Depth: 16384, Port A Logical Width: 8

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲第四色夜色| 久久99精品国产麻豆不卡| 欧美v日韩v国产v| 99久免费精品视频在线观看| 蜜桃av一区二区在线观看| 亚洲男同性恋视频| www欧美成人18+| 欧美精品色综合| a在线欧美一区| 韩国欧美国产一区| 五月开心婷婷久久| 一区二区免费在线播放| 久久精品一区二区| 日韩欧美综合一区| 精品视频1区2区| 色先锋资源久久综合| 国产99久久久久| 久久er99热精品一区二区| 一区二区三区国产精品| 国产精品久久久久精k8| 国产三级久久久| 26uuu久久综合| 欧美一级搡bbbb搡bbbb| 欧美日韩国产综合一区二区| 色婷婷久久久综合中文字幕| 成人伦理片在线| 国产成人在线视频免费播放| 国模冰冰炮一区二区| 青草av.久久免费一区| 午夜精品福利一区二区三区av| 亚洲伦在线观看| 中文字幕一区二区三区在线观看| 中文av字幕一区| 欧美激情自拍偷拍| 中文幕一区二区三区久久蜜桃| 国产女同互慰高潮91漫画| 26uuu精品一区二区| 久久久噜噜噜久久人人看 | 欧美美女直播网站| 欧美日韩专区在线| 欧美日韩精品一区视频| 欧美日本国产视频| 欧美另类久久久品| 日韩一区二区三区观看| 欧美成人伊人久久综合网| 欧美一三区三区四区免费在线看| 欧美精品v日韩精品v韩国精品v| 欧美日韩激情一区二区| 91精品在线观看入口| 欧美一级夜夜爽| 久久久亚洲精品石原莉奈| 久久精品视频在线免费观看| 国产欧美一区二区精品性色| 国产精品久久久久精k8| 亚洲精品乱码久久久久久久久| 一区二区三区不卡视频在线观看 | 欧美亚洲一区三区| 欧美久久婷婷综合色| 日韩欧美国产系列| 亚洲精品一区二区三区福利| 欧美国产日韩精品免费观看| 一个色综合av| 久久福利视频一区二区| 国产成人精品1024| 欧美在线短视频| 欧美tickle裸体挠脚心vk| 中文字幕精品综合| 亚洲一区电影777| 久久国产精品露脸对白| 99久久精品99国产精品| 欧美一区二区高清| 337p日本欧洲亚洲大胆色噜噜| 日本一区二区三区四区| 亚洲第一狼人社区| 国产一区二区在线视频| www.爱久久.com| 4438成人网| 国产精品久久精品日日| 日韩av高清在线观看| 成人听书哪个软件好| 777欧美精品| 国产精品第四页| 免费高清不卡av| 99re亚洲国产精品| 日韩欧美中文字幕一区| 国产精品传媒在线| 六月丁香综合在线视频| 99天天综合性| 欧美一区二区三区日韩| 国产精品美女久久久久av爽李琼| 婷婷综合五月天| 91在线播放网址| 久久久久久久久蜜桃| 日韩av中文字幕一区二区三区| 成人动漫在线一区| 欧美精品一区男女天堂| 亚洲国产精品影院| 成人av在线播放网址| 精品国产乱码久久久久久久久| 一卡二卡欧美日韩| 99久久99久久精品免费看蜜桃| 日韩欧美亚洲国产另类 | 国产精品一区在线| 欧美精品123区| 亚洲激情五月婷婷| 处破女av一区二区| 久久奇米777| 麻豆精品一区二区| 69p69国产精品| 亚洲一二三四久久| 一本久久综合亚洲鲁鲁五月天| 久久久久九九视频| 国产综合久久久久久久久久久久| 欧美视频在线播放| 一区二区三区电影在线播| 成人av在线影院| 国产日韩欧美激情| 激情五月激情综合网| 日韩三级av在线播放| 日本 国产 欧美色综合| 欧美日韩aaaaaa| 亚洲一区二区欧美日韩| 欧美中文字幕一区二区三区| 亚洲欧洲中文日韩久久av乱码| 盗摄精品av一区二区三区| 欧美国产日本韩| 国产99久久久久| 日本一区二区不卡视频| 成人手机电影网| 国产精品国产三级国产aⅴ入口| 国产成人久久精品77777最新版本| 久久嫩草精品久久久精品一| 国产一区二区精品久久91| wwwwxxxxx欧美| 国产伦精品一区二区三区视频青涩 | 日韩美一区二区三区| 日本女人一区二区三区| 日韩视频一区在线观看| 久久精品免费观看| 精品久久国产97色综合| 国产一区二区三区在线观看精品| 26uuu亚洲综合色欧美| 国产风韵犹存在线视精品| 国产免费成人在线视频| 99久久国产综合色|国产精品| ...av二区三区久久精品| 色吧成人激情小说| 亚洲成av人在线观看| 日韩一区二区三免费高清| 韩国欧美国产1区| 中文字幕国产一区| 91国偷自产一区二区开放时间| 亚洲成av人片在线观看无码| 91精品国产麻豆| 国产精品一品视频| 国产精品电影一区二区| 欧美视频一区二区三区| 裸体健美xxxx欧美裸体表演| 国产婷婷色一区二区三区在线| 91精品国产aⅴ一区二区| 久热成人在线视频| 国产女人18水真多18精品一级做| 99国产一区二区三精品乱码| 亚洲一区二区三区在线看| 555www色欧美视频| 国产一级精品在线| 亚洲裸体xxx| 日韩欧美你懂的| 97精品国产露脸对白| 天天综合色天天综合| 久久久91精品国产一区二区精品| 91丨九色丨尤物| 老司机一区二区| 亚洲男同性恋视频| 日韩精品专区在线影院重磅| aaa国产一区| 日本不卡一二三| 亚洲色图欧美激情| 精品国产电影一区二区| 一本到不卡精品视频在线观看| 蜜桃一区二区三区四区| 中文字幕字幕中文在线中不卡视频| 欧美精品久久一区| www.综合网.com| 久久精品国产在热久久| 亚洲另类一区二区| 久久这里只有精品视频网| 在线视频一区二区三区| 国产在线视频精品一区| 婷婷国产在线综合| 中文字幕亚洲区| 精品国产乱子伦一区| 国产a久久麻豆| 精品在线免费观看| 五月天精品一区二区三区| 亚洲特级片在线| 国产日产欧美精品一区二区三区| 91麻豆精品国产| 91蜜桃在线观看| 国产v综合v亚洲欧|