亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? xipif_v1_23_b.h

?? 本程序用xilinx EDK9.1運行
?? H
?? 第 1 頁 / 共 2 頁
字號:
/* $Id: xipif_v1_23_b.h,v 1.5 2005/09/26 16:04:52 trujillo Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xipif_v1_23_b.h** The XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.  This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.  Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.  The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.  The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** <b>Critical Sections</b>** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.  Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** <b>Mutual Exclusion</b>** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- ---------------------------------------------------------* 1.23b jhl  02/27/01 Repartioned to minimize size* 1.23b rpm  07/16/04 Changed ifdef for circular inclusion to be more qualified* 1.23b rpm  08/17/04 Doxygenated for inclusion of API documentation* 1.23b xd   10/27/04 Improve Doxygen format* </pre>*******************************************************************************/#ifndef XIPIF_V123B_H /* prevent circular inclusions */#define XIPIF_V123B_H /* by using protection macros */#ifdef __cplusplusextern "C" {#endif/***************************** Include Files *********************************/#include "xbasic_types.h"#include "xstatus.h"#include "xversion.h"/************************** Constant Definitions *****************************//** @name Register Offsets * * The following constants define the register offsets for the registers of the * IPIF, there are some holes in the memory map for reserved addresses to allow * other registers to be added and still match the memory map of the interrupt * controller registers * @{ */#define XIIF_V123B_DISR_OFFSET     0UL  /**< device interrupt status register */#define XIIF_V123B_DIPR_OFFSET     4UL  /**< device interrupt pending register */#define XIIF_V123B_DIER_OFFSET     8UL  /**< device interrupt enable register */#define XIIF_V123B_DIIR_OFFSET     24UL /**< device interrupt ID register */#define XIIF_V123B_DGIER_OFFSET    28UL /**< device global interrupt enable register */#define XIIF_V123B_IISR_OFFSET     32UL /**< IP interrupt status register */#define XIIF_V123B_IIER_OFFSET     40UL /**< IP interrupt enable register */#define XIIF_V123B_RESETR_OFFSET   64UL /**< reset register *//* @} *//** * The value used for the reset register to reset the IPIF */#define XIIF_V123B_RESET_MASK             0xAUL/** * The following constant is used for the device global interrupt enable * register, to enable all interrupts for the device, this is the only bit * in the register */#define XIIF_V123B_GINTR_ENABLE_MASK      0x80000000UL/** * The mask to identify each internal IPIF error condition in the device * registers of the IPIF. Interrupts are assigned in the register from LSB * to the MSB */#define XIIF_V123B_ERROR_MASK             1UL     /**< LSB of the register *//** @name Interrupt IDs * * The interrupt IDs which identify each internal IPIF condition, this value * must correlate with the mask constant for the error * @{ */#define XIIF_V123B_ERROR_INTERRUPT_ID     0    /**< interrupt bit #, (LSB = 0) */#define XIIF_V123B_NO_INTERRUPT_ID        128  /**< no interrupts are pending *//* @} *//**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//*****************************************************************************//**** Reset the IPIF component and hardware.  This is a destructive operation that* could cause the loss of data since resetting the IPIF of a device also* resets the device using the IPIF and any blocks, such as FIFOs or DMA* channels, within the IPIF.  All registers of the IPIF will contain their* reset value when this function returns.** @param RegBaseAddress contains the base address of the IPIF registers.** @return   None** @note     None*******************************************************************************/#define XIIF_V123B_RESET(RegBaseAddress) \    XIo_Out32(RegBaseAddress + XIIF_V123B_RESETR_OFFSET, XIIF_V123B_RESET_MASK)/*****************************************************************************//**** This macro sets the device interrupt status register to the value.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level rather* than a more detailed level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.  Writing any of* the non-latched bits of the register will have no effect on the register.** For the latched bits of this register only, setting a bit which is zero* within this register causes an interrupt to generated.  The device global* interrupt enable register and the device interrupt enable register must be set* appropriately to allow an interrupt to be passed out of the device. The* interrupt is cleared by writing to this register with the bits to be* cleared set to a one and all others to zero.  This register implements a* toggle on write functionality meaning any bits which are set in the value* written cause the bits in the register to change to the opposite state.** This function writes the specified value to the register such that* some bits may be set and others cleared.  It is the caller's responsibility* to get the value of the register prior to setting the value to prevent a* destructive behavior.** @param RegBaseAddress contains the base address of the IPIF registers.** @param Status contains the value to be written to the interrupt status*        register of the device.  The only bits which can be written are*        the latched bits which contain the internal IPIF conditions.  The*        following values may be used to set the status register or clear an*        interrupt condition.*        - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @return   None.** @note     None.*******************************************************************************/#define XIIF_V123B_WRITE_DISR(RegBaseAddress, Status) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET, (Status))/*****************************************************************************//**** This macro gets the device interrupt status register contents.* This register indicates the status of interrupt sources for a device* which contains the IPIF.  The status is independent of whether interrupts* are enabled and could be used for polling a device at a higher level.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  With the exception of some internal IPIF* conditions, the contents of this register are not latched but indicate* the live status of the interrupt sources within the device.** For only the latched bits of this register, the interrupt may be cleared by* writing to these bits in the status register.** @param    RegBaseAddress contains the base address of the IPIF registers.** @return** A status which contains the value read from the interrupt status register of* the device. The bit definitions are specific to the device with* the exception of the latched internal IPIF condition bits. The following* values may be used to detect internal IPIF conditions in the status.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @note** None.*******************************************************************************/#define XIIF_V123B_READ_DISR(RegBaseAddress) \    XIo_In32((RegBaseAddress) + XIIF_V123B_DISR_OFFSET)/*****************************************************************************//**** This function sets the device interrupt enable register contents.* This register controls which interrupt sources of the device are allowed to* generate an interrupt.  The device global interrupt enable register must also* be set appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt.  Clearing a bit in this register* disables interrupt generation for that interrupt source.** This function writes only the specified value to the register such that* some interrupts source may be enabled and others disabled.  It is the* caller's responsibility to get the value of the interrupt enable register* prior to setting the value to prevent an destructive behavior.** An interrupt source may not be enabled to generate an interrupt, but can* still be polled in the interrupt status register.** @param    RegBaseAddress contains the base address of the IPIF registers.** @param** Enable contains the value to be written to the interrupt enable register* of the device.  The bit definitions are specific to the device with* the exception of the internal IPIF conditions. The following* values may be used to enable the internal IPIF conditions interrupts.*   - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF** @return** None.** @note** Signature: Xuint32 XIIF_V123B_WRITE_DIER(Xuint32 RegBaseAddress,*                                          Xuint32 Enable)*******************************************************************************/#define XIIF_V123B_WRITE_DIER(RegBaseAddress, Enable) \    XIo_Out32((RegBaseAddress) + XIIF_V123B_DIER_OFFSET, (Enable))/*****************************************************************************//**** This function gets the device interrupt enable register contents.* This register controls which interrupt sources of the device* are allowed to generate an interrupt.  The device global interrupt enable* register and the device interrupt enable register must also be set* appropriately for an interrupt to be passed out of the device.** Each bit of the register correlates to a specific interrupt source within the* device which contains the IPIF.  Setting a bit in this register enables that* interrupt source to generate an interrupt if the global enable is set* appropriately.  Clearing a bit in this register disables interrupt generation* for that interrupt source regardless of the global interrupt enable.** @param    RegBaseAddress contains the base address of the IPIF registers.** @return** The value read from the interrupt enable register of the device.  The bit* definitions are specific to the device with the exception of the internal* IPIF conditions. The following values may be used to determine from the* value if the internal IPIF conditions interrupts are enabled.* <br><br>* - XIIF_V123B_ERROR_MASK     Indicates a device error in the IPIF

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品久久看| 一本到不卡精品视频在线观看| 日韩欧美精品在线视频| 免费看精品久久片| 日韩一区二区电影在线| 精品一区二区三区在线观看国产| 精品国免费一区二区三区| 国产精品一区二区三区四区| 日韩一二在线观看| 亚洲国产乱码最新视频| 欧美性做爰猛烈叫床潮| 久久精工是国产品牌吗| 中文字幕一区二区三区在线播放 | 国产精品亚洲午夜一区二区三区 | 丝袜美腿成人在线| 久久久久久久久久久久久久久99| 一本色道久久加勒比精品| 国产一区二区三区久久悠悠色av| 亚洲韩国精品一区| 欧美福利视频导航| 久久99精品一区二区三区三区| 国产欧美日韩精品a在线观看| 精品综合免费视频观看| 日韩视频永久免费| 不卡高清视频专区| 日本视频在线一区| 国产精品久久久久精k8| 在线观看国产精品网站| 国产在线一区二区综合免费视频| 亚洲中国最大av网站| 亚洲精品一区二区三区福利 | 久久女同性恋中文字幕| 欧美精品亚洲二区| 91影院在线观看| 国产a区久久久| 久久中文娱乐网| 国产一区二区三区免费播放| 亚洲黄一区二区三区| 国产精品入口麻豆原神| 日韩午夜激情免费电影| 欧美群妇大交群的观看方式| 国产精品99久久久久久有的能看| 免费看日韩精品| 五月婷婷久久综合| 综合色天天鬼久久鬼色| 精品美女一区二区三区| 欧美日韩一区二区三区高清 | 欧美色欧美亚洲另类二区| 国产剧情一区二区| 国产精品一线二线三线| 国产乱子轮精品视频| 日精品一区二区三区| 亚洲欧美另类图片小说| 7878成人国产在线观看| 欧美色欧美亚洲另类二区| 在线欧美一区二区| 91久久香蕉国产日韩欧美9色| youjizz国产精品| 99久久精品免费看| 91论坛在线播放| 在线观看网站黄不卡| 精品视频免费看| 欧美一区二区二区| 日韩一区二区三区电影在线观看 | 久久99最新地址| 国产精品中文字幕欧美| 波多野结衣中文字幕一区| 91亚洲精品久久久蜜桃网站 | 亚洲午夜av在线| 日本午夜精品视频在线观看| 国产成人av一区二区三区在线观看| 99精品欧美一区二区蜜桃免费| 91福利在线导航| 精品乱人伦一区二区三区| 亚洲色图欧美激情| 国产一区高清在线| 欧美午夜一区二区三区免费大片| 久久综合色天天久久综合图片| 日韩毛片高清在线播放| 久久99九九99精品| 欧美欧美午夜aⅴ在线观看| 中文字幕不卡在线| 水野朝阳av一区二区三区| 国产精品 欧美精品| 91视频免费播放| 欧美成人r级一区二区三区| 国产乱对白刺激视频不卡| 久久亚洲春色中文字幕久久久| 亚洲日本中文字幕区| 日韩va亚洲va欧美va久久| 懂色av一区二区三区免费看| 欧美性受xxxx黑人xyx性爽| 国产精品视频一区二区三区不卡| 日韩综合小视频| 欧美性一二三区| 一区二区三区四区不卡在线| 国产二区国产一区在线观看| 777xxx欧美| 成人av网址在线观看| 欧美日韩在线精品一区二区三区激情| 久久精品欧美一区二区三区麻豆| 日韩激情一二三区| 精品国产第一区二区三区观看体验| 一区二区三区在线观看欧美| av电影一区二区| 国产精品成人午夜| 波多野结衣欧美| 亚洲欧洲日产国产综合网| 国产经典欧美精品| 国产免费观看久久| 精品一区二区av| 日韩精品一区二区三区视频| 免费在线观看视频一区| 3atv一区二区三区| 日产国产高清一区二区三区 | 欧美人动与zoxxxx乱| 亚洲同性gay激情无套| 一区二区中文字幕在线| 在线视频国产一区| 亚洲成人你懂的| 日韩视频在线观看一区二区| 国产一区二区三区免费观看| 国产色综合久久| 一本色道a无线码一区v| 舔着乳尖日韩一区| 精品国产乱码久久久久久图片| 国产一区二区三区视频在线播放| 国产视频一区二区在线| 风间由美性色一区二区三区| 国产精品久久久久久久久免费丝袜 | 久久精品欧美一区二区三区麻豆| 九九精品一区二区| 欧美成人艳星乳罩| 国产麻豆91精品| 一区二区三区四区不卡在线| 欧美成人三级在线| 99精品国产热久久91蜜凸| 日本亚洲最大的色成网站www| 久久青草国产手机看片福利盒子 | 成人免费视频免费观看| 亚洲成人av免费| 亚洲三级在线播放| 精品成人免费观看| 亚洲欧美另类在线| 久久久久国产一区二区三区四区 | 欧美性受极品xxxx喷水| 国产91在线观看| 久久福利资源站| 亚洲精品大片www| 精品sm捆绑视频| 在线观看91av| 在线精品国精品国产尤物884a| 精品一区二区三区免费播放| 亚洲精品网站在线观看| 亚洲三级理论片| 精品女同一区二区| 日韩视频在线你懂得| 欧美日韩成人激情| 一本色道**综合亚洲精品蜜桃冫 | 日韩欧美成人一区| 欧美色中文字幕| 欧美亚男人的天堂| 99久久99精品久久久久久| 国产成人免费网站| 国产尤物一区二区在线| 久久国内精品自在自线400部| 亚洲一区免费在线观看| 中文字幕一区二区三区在线观看 | 成人综合激情网| 国产麻豆91精品| 成人v精品蜜桃久久一区| 国产99精品视频| 亚洲国产视频直播| 亚洲欧美精品午睡沙发| 国产精品乱码久久久久久| 国产亚洲精品超碰| 中文字幕一区二区三区在线不卡| 国产精品久久久久久久午夜片| 1024成人网| 亚洲美女精品一区| 午夜精品福利一区二区蜜股av| 天天操天天综合网| 国产在线精品一区二区三区不卡| 91成人在线精品| 久久99久久久久| 国产成a人亚洲精| 91久久一区二区| 欧美一区二区在线免费播放| 精品国内二区三区| 中文字幕视频一区| 午夜欧美在线一二页| 久久99国产精品麻豆| 99国产精品久久久久久久久久| 91精品国产欧美一区二区18| 日韩欧美激情在线| 国产精品国产三级国产普通话99 | 日本三级韩国三级欧美三级| 处破女av一区二区| 欧美日免费三级在线| 久久久三级国产网站|