亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? xipif_v1_23_b.c

?? 本程序用xilinx EDK9.1運行
?? C
字號:
/* $Id: xipif_v1_23_b.c,v 1.3 2004/11/15 20:31:35 xduan Exp $ *//********************************************************************************       XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"*       AS A COURTESY TO YOU, SOLELY FOR USE IN DEVELOPING PROGRAMS AND*       SOLUTIONS FOR XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE,*       OR INFORMATION AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE,*       APPLICATION OR STANDARD, XILINX IS MAKING NO REPRESENTATION*       THAT THIS IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,*       AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE*       FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY*       WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE*       IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR*       REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF*       INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS*       FOR A PARTICULAR PURPOSE.**       (c) Copyright 2002-2004 Xilinx Inc.*       All rights reserved.*******************************************************************************//*****************************************************************************//**** @file xipif_v1_23_b.c** This file contains the implementation of the XIpIf component. The* XIpIf component encapsulates the IPIF, which is the standard interface* that IP must adhere to when connecting to a bus.  The purpose of this* component is to encapsulate the IPIF processing such that maintainability* is increased.  This component does not provide a lot of abstraction from* from the details of the IPIF as it is considered a building block for* device drivers.  A device driver designer must be familiar with the* details of the IPIF hardware to use this component.** The IPIF hardware provides a building block for all hardware devices such* that each device does not need to reimplement these building blocks. The* IPIF contains other building blocks, such as FIFOs and DMA channels, which* are also common to many devices.  These blocks are implemented as separate* hardware blocks and instantiated within the IPIF.  The primary hardware of* the IPIF which is implemented by this software component is the interrupt* architecture.  Since there are many blocks of a device which may generate* interrupts, all the interrupt processing is contained in the common part* of the device, the IPIF.  This interrupt processing is for the device level* only and does not include any processing for the interrupt controller.** A device is a mechanism such as an Ethernet MAC.  The device is made* up of several parts which include an IPIF and the IP.  The IPIF contains most* of the device infrastructure which is common to all devices, such as* interrupt processing, DMA channels, and FIFOs.  The infrastructure may also* be referred to as IPIF internal blocks since they are part of the IPIF and* are separate blocks that can be selected based upon the needs of the device.* The IP of the device is the logic that is unique to the device and interfaces* to the IPIF of the device.** In general, there are two levels of registers within the IPIF.  The first* level, referred to as the device level, contains registers which are for the* entire device.  The second level, referred to as the IP level, contains* registers which are specific to the IP of the device.  The two levels of* registers are designed to be hierarchical such that the device level is* is a more general register set above the more specific registers of the IP.* The IP level of registers provides functionality which is typically common* across all devices and allows IP designers to focus on the unique aspects* of the IP.** The interrupt registers of the IPIF are parameterizable such that the only* the number of bits necessary for the device are implemented. The functions* of this component do not attempt to validate that the passed in arguments are* valid based upon the number of implemented bits.  This is necessary to* maintain the level of performance required for the common components.  Bits* of the registers are assigned starting at the least significant bit of the* registers.** <b>Critical Sections</b>** It is the responsibility of the device driver designer to use critical* sections as necessary when calling functions of the IPIF.  This component* does not use critical sections and it does access registers using* read-modify-write operations.  Calls to IPIF functions from a main thread* and from an interrupt context could produce unpredictable behavior such that* the caller must provide the appropriate critical sections.** <b>Mutual Exclusion</b>** The functions of the IPIF are not thread safe such that the caller of all* functions is responsible for ensuring mutual exclusion for an IPIF.  Mutual* exclusion across multiple IPIF components is not necessary.** <pre>* MODIFICATION HISTORY:** Ver   Who  Date     Changes* ----- ---- -------- -----------------------------------------------* 1.23b jhl  02/27/01 Repartioned to reduce size* 1.23b rpm  08/17/04 Doxygenated for inclusion in API documentation* 1.23b xd   10/27/04 Improve Doxygen format* </pre>*******************************************************************************//***************************** Include Files *********************************/#include "xipif_v1_23_b.h"#include "xio.h"/************************** Constant Definitions *****************************//* the following constant is used to generate bit masks for register testing * in the self test functions, it defines the starting bit mask that is to be * shifted from the LSB to MSB in creating a register test mask */#define XIIF_V123B_FIRST_BIT_MASK     1UL/* the following constant defines the maximum number of bits which may be * used in the registers at the device and IP levels, this is based upon the * number of bits available in the registers */#define XIIF_V123B_MAX_REG_BIT_COUNT 32/**************************** Type Definitions *******************************//***************** Macros (Inline Functions) Definitions *********************//************************** Variable Definitions *****************************//************************** Function Prototypes ******************************/static XStatus IpIntrSelfTest(Xuint32 RegBaseAddress,                              Xuint32 IpRegistersWidth);/*****************************************************************************//**** This function performs a self test on the specified IPIF component.  Many* of the registers in the IPIF are tested to ensure proper operation.  This* function is destructive because the IPIF is reset at the start of the test* and at the end of the test to ensure predictable results.  The IPIF reset* also resets the entire device that uses the IPIF.  This function exits with* all interrupts for the device disabled.** @param RegBaseAddress is the base address of the device's IPIF registers** @param IpRegistersWidth contains the number of bits in the IP interrupt*        registers of the device.  The hardware is parameterizable such that*        only the number of bits necessary to support a device are implemented.*        This value must be between 0 and 32 with 0 indicating there are no IP*        interrupt registers used.** @return** A value of XST_SUCCESS indicates the test was successful with no errors.* Any one of the following error values may also be returned.*                                       <br><br>*   - XST_IPIF_RESET_REGISTER_ERROR     The value of a register at reset was*                                       not valid*                                       <br><br>*   - XST_IPIF_IP_STATUS_ERROR          A write to the IP interrupt status*                                       register did not read back correctly*                                       <br><br>*   - XST_IPIF_IP_ACK_ERROR             One or more bits in the IP interrupt*                                       status register did not reset when acked*                                       <br><br>*   - XST_IPIF_IP_ENABLE_ERROR          The IP interrupt enable register*                                       did not read back correctly based upon*                                       what was written to it** @note** None.*******************************************************************************/XStatus XIpIfV123b_SelfTest(Xuint32 RegBaseAddress,                            Xuint8 IpRegistersWidth){    XStatus Status;    /* assert to verify arguments are valid */    XASSERT_NONVOID(IpRegistersWidth <= XIIF_V123B_MAX_REG_BIT_COUNT);    /* reset the IPIF such that it's in a known state before the test     * and interrupts are globally disabled     */    XIIF_V123B_RESET(RegBaseAddress);    /* perform the self test on the IP interrupt registers, if     * it is not successful exit with the status     */    Status = IpIntrSelfTest(RegBaseAddress, IpRegistersWidth);    if (Status != XST_SUCCESS)    {        return Status;    }    /* reset the IPIF such that it's in a known state before exiting test */    XIIF_V123B_RESET(RegBaseAddress);    /* reaching this point means there were no errors, return success */    return XST_SUCCESS;}/******************************************************************************* Perform a self test on the IP interrupt registers of the IPIF. This* function modifies registers of the IPIF such that they are not guaranteed* to be in the same state when it returns.  Any bits in the IP interrupt* status register which are set are assumed to be set by default after a reset* and are not tested in the test.** @param RegBaseAddress is the base address of the device's IPIF registers** @param IpRegistersWidth contains the number of bits in the IP interrupt*        registers of the device.  The hardware is parameterizable such that*        only the number of bits necessary to support a device are implemented.*        This value must be between 0 and 32 with 0 indicating there are no IP*        interrupt registers used.** @return** A status indicating XST_SUCCESS if the test was successful.  Otherwise, one* of the following values is returned.*   - XST_IPIF_RESET_REGISTER_ERROR     The value of a register at reset was*                                       not valid*                                       <br><br>*   - XST_IPIF_IP_STATUS_ERROR          A write to the IP interrupt status*                                       register did not read back correctly*                                       <br><br>*   - XST_IPIF_IP_ACK_ERROR             One or more bits in the IP status*                                       register did not reset when acked*                                       <br><br>*   - XST_IPIF_IP_ENABLE_ERROR          The IP interrupt enable register*                                       did not read back correctly based upon*                                       what was written to it* @note** None.*******************************************************************************/static XStatus IpIntrSelfTest(Xuint32 RegBaseAddress, Xuint32 IpRegistersWidth){    /* ensure that the IP interrupt enable register is  zero     * as it should be at reset, the interrupt status is dependent upon the     * IP such that it's reset value is not known     */    if (XIIF_V123B_READ_IIER(RegBaseAddress) != 0)    {        return XST_IPIF_RESET_REGISTER_ERROR;    }    /* if there are any used IP interrupts, then test all of the interrupt     * bits in all testable registers     */    if (IpRegistersWidth > 0)    {        Xuint32 BitCount;        Xuint32 IpInterruptMask = XIIF_V123B_FIRST_BIT_MASK;        Xuint32 Mask = XIIF_V123B_FIRST_BIT_MASK; /* bits assigned MSB to LSB */        Xuint32 InterruptStatus;        /* generate the register masks to be used for IP register tests, the         * number of bits supported by the hardware is parameterizable such         * that only that number of bits are implemented in the registers, the         * bits are allocated starting at the MSB of the registers         */        for (BitCount = 1;             BitCount < IpRegistersWidth;             BitCount++)        {            Mask = Mask << 1;            IpInterruptMask |= Mask;        }        /* get the current IP interrupt status register contents, any bits         * already set must default to 1 at reset in the device and these         * bits can't be tested in the following test, remove these bits from         * the mask that was generated for the test         */        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        IpInterruptMask &= ~InterruptStatus;        /* set the bits in the device status register and verify them by reading         * the register again, all bits of the register are latched         */        XIIF_V123B_WRITE_IISR(RegBaseAddress, IpInterruptMask);        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        if ((InterruptStatus & IpInterruptMask) != IpInterruptMask)        {            return XST_IPIF_IP_STATUS_ERROR;        }        /* test to ensure that the bits set in the IP interrupt status register         * can be cleared by acknowledging them in the IP interrupt status         * register then read it again and verify it was cleared         */        XIIF_V123B_WRITE_IISR(RegBaseAddress, IpInterruptMask);        InterruptStatus = XIIF_V123B_READ_IISR(RegBaseAddress);        if ((InterruptStatus & IpInterruptMask) != 0)        {            return XST_IPIF_IP_ACK_ERROR;        }        /* set the IP interrupt enable set register and then read the IP         * interrupt enable register and verify the interrupts were enabled         */        XIIF_V123B_WRITE_IIER(RegBaseAddress, IpInterruptMask);        if (XIIF_V123B_READ_IIER(RegBaseAddress) != IpInterruptMask)        {            return XST_IPIF_IP_ENABLE_ERROR;        }        /* clear the IP interrupt enable register and then read the         * IP interrupt enable register and verify the interrupts were disabled         */        XIIF_V123B_WRITE_IIER(RegBaseAddress, 0);        if (XIIF_V123B_READ_IIER(RegBaseAddress) != 0)        {            return XST_IPIF_IP_ENABLE_ERROR;        }    }    return XST_SUCCESS;}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
懂色av一区二区在线播放| 极品尤物av久久免费看| 丁香五精品蜜臀久久久久99网站 | 亚洲最大色网站| 国产在线观看一区二区| 欧美在线不卡视频| 欧美激情一区二区三区全黄| 蜜臀91精品一区二区三区| 色狠狠色狠狠综合| 国产精品国产三级国产有无不卡 | 午夜激情一区二区三区| 99精品热视频| 久久久综合视频| 日韩福利视频网| 在线免费不卡视频| 国产精品久久久久久久久久免费看| 另类成人小视频在线| 欧美日韩亚洲不卡| 综合自拍亚洲综合图不卡区| 国产精品77777竹菊影视小说| 欧美一区在线视频| 亚洲成人免费观看| 在线观看www91| 一区二区三区美女| www.在线欧美| 国产免费久久精品| 国产一区二区三区免费看| 日韩一区二区免费高清| 男女性色大片免费观看一区二区 | av不卡在线观看| 精品欧美一区二区在线观看| 日韩精品欧美精品| 欧美久久久久久久久久 | 久久久久久久网| 精品在线观看免费| 精品久久久影院| 理论片日本一区| 精品国产一区二区三区久久影院| 日韩国产欧美在线视频| 欧美美女视频在线观看| 天天色综合天天| 91.xcao| 五月婷婷激情综合| 91精品国模一区二区三区| 奇米色一区二区三区四区| 欧美一区二区三区思思人| 日本午夜精品一区二区三区电影| 91精品国产综合久久精品app| 日本视频免费一区| 日韩色在线观看| 国产美女精品人人做人人爽| 欧美激情一区二区三区四区| a级精品国产片在线观看| 亚洲男女一区二区三区| 欧美探花视频资源| 日日摸夜夜添夜夜添精品视频| 日韩一区二区电影网| 激情都市一区二区| 中文字幕乱码日本亚洲一区二区| 成人免费看黄yyy456| 亚洲人成伊人成综合网小说| 在线亚洲一区观看| 日日夜夜精品视频天天综合网| 91精品国产91久久久久久最新毛片 | 欧美久久久久免费| 精品一区二区三区免费毛片爱| 国产肉丝袜一区二区| 91美女片黄在线观看| 亚洲国产成人av好男人在线观看| 日韩午夜三级在线| 国产91精品欧美| 亚洲制服丝袜在线| 欧美大黄免费观看| 97se亚洲国产综合自在线不卡| 亚洲一区二区在线免费看| 日韩免费观看高清完整版| 国产电影一区二区三区| 亚洲精品视频在线观看免费| 日韩一级免费一区| 国产黑丝在线一区二区三区| 亚洲黄色尤物视频| 日韩写真欧美这视频| 不卡欧美aaaaa| 三级精品在线观看| 国产精品理论在线观看| 欧美久久久久免费| 成人美女在线观看| 日日欢夜夜爽一区| 国产精品理伦片| 欧美一区二区三区男人的天堂| 粉嫩av亚洲一区二区图片| 亚洲va天堂va国产va久| 久久伊人蜜桃av一区二区| 91丨九色porny丨蝌蚪| 青娱乐精品视频| 日韩一区欧美小说| 日韩精品一区在线观看| 色综合天天在线| 激情五月婷婷综合| 亚洲五码中文字幕| 国产亚洲精品久| 欧美久久久久久蜜桃| 99免费精品视频| 久久成人免费电影| 一区二区免费在线| 欧美国产97人人爽人人喊| 制服丝袜一区二区三区| 91免费观看国产| 国产美女精品人人做人人爽| 午夜精品福利视频网站| 国产精品久久精品日日| 精品久久国产老人久久综合| 色天天综合久久久久综合片| 国产v综合v亚洲欧| 看片的网站亚洲| 午夜精品久久久久| **欧美大码日韩| 久久久久久久久久久久久久久99 | 欧美韩日一区二区三区| 91精品国产色综合久久久蜜香臀| 色呦呦国产精品| 成人app在线观看| 国产原创一区二区| 免费精品视频最新在线| 亚洲成人综合网站| 亚洲视频网在线直播| 欧美国产日韩亚洲一区| 久久这里只有精品首页| 日韩一区二区三区视频| 欧美三级电影在线观看| 色噜噜狠狠色综合中国| aaa欧美日韩| 丁香六月综合激情| 国产一区中文字幕| 另类调教123区 | 亚洲午夜激情网站| 一区在线播放视频| 中文字幕乱码久久午夜不卡 | 精品欧美乱码久久久久久1区2区 | 99综合电影在线视频| 国产精品资源站在线| 久久国产福利国产秒拍| 日韩电影在线观看电影| 午夜精品一区二区三区三上悠亚| 亚洲黄色录像片| 亚洲精品国产a| 一区二区国产视频| 亚洲一区二区在线免费看| 一区二区三区免费| 亚洲午夜一区二区三区| 一区二区三区四区视频精品免费 | 免费日本视频一区| 麻豆精品国产传媒mv男同| 青草国产精品久久久久久| 七七婷婷婷婷精品国产| 美女在线一区二区| 久久成人羞羞网站| 狠狠色狠狠色合久久伊人| 国产一区日韩二区欧美三区| 国模少妇一区二区三区| 国产精品资源在线观看| 大桥未久av一区二区三区中文| 成人h动漫精品一区二区| 不卡视频在线观看| 91啪九色porn原创视频在线观看| 97久久人人超碰| 色天天综合久久久久综合片| 精品视频在线免费看| 欧美日韩国产影片| 欧美一级生活片| 精品国产一区二区精华| 国产三级欧美三级| 国产精品短视频| 一区二区三区在线不卡| 午夜激情一区二区| 激情深爱一区二区| 风流少妇一区二区| 91免费视频观看| 欧美日韩亚洲综合| 日韩久久精品一区| 日本一区二区三区久久久久久久久不| 国产精品女人毛片| 亚洲国产精品久久久久婷婷884 | 天天影视网天天综合色在线播放| 天天操天天综合网| 激情六月婷婷久久| 97国产精品videossex| 欧美日韩1区2区| 精品乱人伦小说| 成人欧美一区二区三区| 香蕉成人啪国产精品视频综合网 | 亚洲一区av在线| 久草精品在线观看| a级高清视频欧美日韩| 欧美三级韩国三级日本三斤 | 欧美在线啊v一区| 日韩一区二区高清| 国产精品成人免费在线| 丝袜美腿亚洲色图| 国产精品白丝jk黑袜喷水|