?? freq_cnt.sim.rpt
字號:
Simulator report for freq_cnt
Mon Jun 09 20:43:48 2008
Version 6.0 Build 178 04/27/2006 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Simulator Summary
3. Simulator Settings
4. Simulation Waveforms
5. Coverage Summary
6. Complete 1/0-Value Coverage
7. Missing 1-Value Coverage
8. Missing 0-Value Coverage
9. Simulator INI Usage
10. Simulator Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------+
; Simulator Summary ;
+-----------------------------+--------------+
; Type ; Value ;
+-----------------------------+--------------+
; Simulation Start Time ; 0 ps ;
; Simulation End Time ; 2.5 ms ;
; Simulation Netlist Size ; 144 nodes ;
; Simulation Coverage ; 34.71 % ;
; Total Number of Transitions ; 1310239 ;
; Simulation Breakpoints ; 0 ;
; Family ; Cyclone II ;
; Device ; EP2C8Q208C8 ;
+-----------------------------+--------------+
+-------------------------------------------------------------------------------------------------------------------------+
; Simulator Settings ;
+--------------------------------------------------------------------------------------------+------------+---------------+
; Option ; Setting ; Default Value ;
+--------------------------------------------------------------------------------------------+------------+---------------+
; Simulation mode ; Timing ; Timing ;
; Start time ; 0 ns ; 0 ns ;
; Add pins automatically to simulation output waveforms ; On ; On ;
; Check outputs ; Off ; Off ;
; Report simulation coverage ; On ; On ;
; Display complete 1/0 value coverage report ; On ; On ;
; Display missing 1-value coverage report ; On ; On ;
; Display missing 0-value coverage report ; On ; On ;
; Detect setup and hold time violations ; Off ; Off ;
; Detect glitches ; Off ; Off ;
; Disable timing delays in Timing Simulation ; Off ; Off ;
; Generate Signal Activity File ; Off ; Off ;
; Group bus channels in simulation results ; Off ; Off ;
; Preserve fewer signal transitions to reduce memory requirements ; On ; On ;
; Trigger vector comparison with the specified mode ; INPUT_EDGE ; INPUT_EDGE ;
; Disable setup and hold time violations detection in input registers of bi-directional pins ; Off ; Off ;
; Overwrite Waveform Inputs With Simulation Outputs ; On ; ;
; Glitch Filtering ; Off ; Off ;
+--------------------------------------------------------------------------------------------+------------+---------------+
+----------------------+
; Simulation Waveforms ;
+----------------------+
Waveform report data cannot be output to ASCII.
Please use Quartus II to view the waveform report data.
+--------------------------------------------------------------------+
; Coverage Summary ;
+-----------------------------------------------------+--------------+
; Type ; Value ;
+-----------------------------------------------------+--------------+
; Total coverage as a percentage ; 34.71 % ;
; Total nodes checked ; 144 ;
; Total output ports checked ; 170 ;
; Total output ports with complete 1/0-value coverage ; 59 ;
; Total output ports with no 1/0-value coverage ; 100 ;
; Total output ports with no 1-value coverage ; 101 ;
; Total output ports with no 0-value coverage ; 110 ;
+-----------------------------------------------------+--------------+
The following table displays output ports that toggle between 1 and 0 during simulation.
+------------------------------------------------------------------------------+
; Complete 1/0-Value Coverage ;
+-----------------------------+-----------------------------+------------------+
; Node Name ; Output Port Name ; Output Port Type ;
+-----------------------------+-----------------------------+------------------+
; |freq_cnt|count_int[0] ; |freq_cnt|count_int[0] ; regout ;
; |freq_cnt|freq~1190 ; |freq_cnt|freq~1190 ; combout ;
; |freq_cnt|lock_buf ; |freq_cnt|lock_buf ; regout ;
; |freq_cnt|freq[0]~1191 ; |freq_cnt|freq[0]~1191 ; combout ;
; |freq_cnt|count_int[1] ; |freq_cnt|count_int[1] ; regout ;
; |freq_cnt|freq~1192 ; |freq_cnt|freq~1192 ; combout ;
; |freq_cnt|count_int[2] ; |freq_cnt|count_int[2] ; regout ;
; |freq_cnt|freq~1193 ; |freq_cnt|freq~1193 ; combout ;
; |freq_cnt|count_int[3] ; |freq_cnt|count_int[3] ; regout ;
; |freq_cnt|freq~1194 ; |freq_cnt|freq~1194 ; combout ;
; |freq_cnt|count_int[4] ; |freq_cnt|count_int[4] ; regout ;
; |freq_cnt|freq~1195 ; |freq_cnt|freq~1195 ; combout ;
; |freq_cnt|count_int[5] ; |freq_cnt|count_int[5] ; regout ;
; |freq_cnt|freq~1196 ; |freq_cnt|freq~1196 ; combout ;
; |freq_cnt|count_int[6] ; |freq_cnt|count_int[6] ; regout ;
; |freq_cnt|freq~1197 ; |freq_cnt|freq~1197 ; combout ;
; |freq_cnt|count_int[7] ; |freq_cnt|count_int[7] ; regout ;
; |freq_cnt|freq~1198 ; |freq_cnt|freq~1198 ; combout ;
; |freq_cnt|count_int[8] ; |freq_cnt|count_int[8] ; regout ;
; |freq_cnt|freq~1199 ; |freq_cnt|freq~1199 ; combout ;
; |freq_cnt|count_int[9] ; |freq_cnt|count_int[9] ; regout ;
; |freq_cnt|freq~1200 ; |freq_cnt|freq~1200 ; combout ;
; |freq_cnt|count_int[10] ; |freq_cnt|count_int[10] ; regout ;
; |freq_cnt|freq~1201 ; |freq_cnt|freq~1201 ; combout ;
; |freq_cnt|count_int[11] ; |freq_cnt|count_int[11] ; regout ;
; |freq_cnt|freq~1202 ; |freq_cnt|freq~1202 ; combout ;
; |freq_cnt|count_int[12] ; |freq_cnt|count_int[12] ; regout ;
; |freq_cnt|freq~1203 ; |freq_cnt|freq~1203 ; combout ;
; |freq_cnt|signel_buf ; |freq_cnt|signel_buf ; regout ;
; |freq_cnt|process2~0 ; |freq_cnt|process2~0 ; combout ;
; |freq_cnt|count_int[0]~276 ; |freq_cnt|count_int[0]~276 ; combout ;
; |freq_cnt|count_int[0]~276 ; |freq_cnt|count_int[0]~303 ; cout ;
; |freq_cnt|count_int[1]~277 ; |freq_cnt|count_int[1]~277 ; combout ;
; |freq_cnt|count_int[1]~277 ; |freq_cnt|count_int[1]~304 ; cout ;
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -