亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cb_generator.pl

?? IS611v25616在NIOS II 下的驅動
?? PL
?? 第 1 頁 / 共 3 頁
字號:
# | file: cb_generator.pl# |# | This SOPC Builder Generator program is provided by# | the Component Builder application. It is copied# | straight across and is data-driven from its command# | line arguments and the PTF files referenced.# |# | Its purpose is to construct an HDL "wrapper" for# | a particular instance of a particular SOPC Builder# | peripheral. This wrapper resolves the instance# | name and any HDL parameterization.# |# +-------------------------------------------# +-------------------------------------------# |use strict;use format_conversion_utils;use ptf_parse;use wiz_utils;use europa_all;use run_system_command_utils;# |# +-------------------------------------------# +-------------------------------------------# |# | first pass: include all of generator_libarary.pm RIGHT HERE.# | dvb04.08.02# | then prune down to actual functionality.# |# | TODO: Rewrite this whole file into something readable# | this is much more confusing than I'm comfortable with. dvb04.# | (though it does seem to work.)# |my $DEBUG_DEFAULT_GEN = 1;#This is the global hash of arguments passed in by the generator programmy $generator_hr = {		     wrapper_args => {				      make_wrapper => 0,				      top_module_name => "",				      simulate_hdl => 1,				      ports => "",				     },		     class_ptf_hr => "",		     module_ptf_hr => "",		     system_ptf_hr => "",		     language => "",		     external_args => "",		     external_args_hr => "",		     project_path_widget => "__PROJECT_DIRECTORY__",		     generator_mode => "silent",		    };sub generator_print_verbose{  my ($info) = (@_);  if($generator_hr->{generator_mode} eq "verbose"){    print("cb_generator.pl: ".$info);  }}sub generator_enable_mode{  my ($mode) = (@_);  $generator_hr->{generator_mode} = $mode;}sub generator_get_system_ptf_handle{   return $generator_hr->{system_ptf_hr};}sub generator_get_language{  return $generator_hr->{language};}sub generator_get_class_ptf_handle{  return $generator_hr->{class_ptf_hr};}sub default_ribbit{  my ($arg) = (@_);  &ribbit("\n\n--Error: default_gen_lib: $arg\n");  }sub _copy_files{  my ($dest_dir, $source_dir, @files) = (@_);  my $function_name;    #validate args  &default_ribbit("No target dir for function copy_files!")  unless ($dest_dir ne "");    &default_ribbit("No source dir for function copy_files!")  unless ($source_dir ne "");  &default_ribbit("No files for function copy_files!")  unless (@files != 0);    #check for valid directories  opendir (SDIR, $source_dir) or     &default_ribbit("can't open $source_dir !");    opendir (DDIR, $dest_dir) or    &default_ribbit("can't open $dest_dir !");      foreach my $source_file(@files){    # |    # | Separate out the source subdir and the source filename    # |    my $source_subdir = "";    my $source_filename = $source_file;    if($source_filename =~ /^(.*)\/(.*)$/)  # break on last slash    {      $source_subdir = "/$1"; # embed its leading slash, for concatty      $source_filename = $2;    }    my $source_fullpath = "$source_dir$source_subdir/$source_filename";    my $dest_fullpath = "$dest_dir/$source_filename";    &Perlcopy($source_fullpath, $dest_fullpath);    &generator_print_verbose("Copying file: \"$source_fullpath\""            . " to \"$dest_fullpath\".\n");  }  closedir (SDIR);  closedir (DDIR);}sub get_module_wrapper_arg_hash_from_system_ptf_file{  my $module_ptf_hr = $generator_hr->{module_ptf_hr};    my @list_of_sections = ("MASTER","SLAVE","PORT_WIRING");  my @port_list;  foreach my $section(@list_of_sections){    my $number = get_child_count($module_ptf_hr, $section);    for(my $initial=0; $initial < $number; $initial++){            my $interface_section = get_child($module_ptf_hr, $initial, $section);	      my $interface_section_name = get_data($interface_section);      my $port_wiring_section;      if($section ne "PORT_WIRING"){	$port_wiring_section = 	  get_child_by_path($module_ptf_hr, $section." ".$interface_section_name."/PORT_WIRING");	      }else{	$port_wiring_section =	  get_child_by_path($module_ptf_hr, $section);      }      my $num_ports = get_child_count($port_wiring_section, "PORT");      foreach(my $port_count = 0; $port_count < $num_ports; $port_count++){	my $port = get_child($port_wiring_section, $port_count, "PORT");		my %port_info_struct;	$port_info_struct{name} = get_data($port);	$port_info_struct{direction} = get_data_by_path($port, "direction");	$port_info_struct{width} = get_data_by_path($port, "width");	$port_info_struct{vhdl_record_name} = get_data_by_path($port, "vhdl_record_name");	$port_info_struct{vhdl_record_type} = get_data_by_path($port, "vhdl_record_type");		push(@port_list, \%port_info_struct);	      }    }	  }  $generator_hr->{wrapper_args}{ports} = \@port_list;}sub generator_make_module_wrapper{  my ($simulate_hdl, $top_module_name, $module_language) = (@_);  &default_ribbit("generator_make_module_wrapper: no arg0 passed in for simulate_hdl\n")    if($simulate_hdl eq '');  &default_ribbit("generator_make_module_wrapper: no arg1 passed in for top_module_name\n")    unless($top_module_name);  $generator_hr->{wrapper_args}{simulate_hdl} = $simulate_hdl;  $generator_hr->{wrapper_args}{top_module_name} = $top_module_name;  $generator_hr->{wrapper_args}{make_wrapper} = 1;  $generator_hr->{wrapper_args}{module_language} = $module_language;}# |# | recognize varous number forms,# | return 'h0123abcd-ish.# |sub turn_anything_into_appropriate_string($$$$)	{	my ($value,$type,$editable,$module_language) = (@_);    return $value if($value =~ /^\"/);   # quoted string: unscathed    return $value if($type eq "string"); # string: anything is ok        return $value if(!$editable);        # and you know, if you can't change it, keep it!        	# |	# | first, convert to a number	# |	my $base = 10;	my $n = $value;	my $width = 32;	my $number = 0;		$value = lc($value); # lower case		if($value =~ /^([0-9]*)\'([hbo])(.*)$/)		{		# | tick notation: AOK for verilog		if($module_language eq "verilog")			{			$number = $value;			}		# |		# | note: at this point, we could notice if the		# | result should be vhdl binary, and convert		# | to that, avoiding the precision-losing		# | integer intermediary		# |		# | (alternatively, we could use a binary string		# | always as the intermediate form, rather than		# | a precision-losing int.)		# |		else			{			$width = $1;			my $baseletter = $2;			my $digits = $3;						if($baseletter eq "h")				{				$base = 16;				}			elsif($baseletter eq "b")				{				$base = 2;				}			elsif($baseletter eq "o") # must be				{				$base = 8;				}						$digits =~ s/[ _-]//g; # crush out dividing value						while(length($digits) > 0)				{				my $digit = substr($digits,0,1);				$digits = substr($digits,1);				my $digitvalue = hex($digit); # how handy				$number = $number * $base + $digitvalue;				}			}		}	elsif($value =~ /^0x(.*)$/)		{		$number = hex($1);		}	else  # try for decimal		{		$number = int(1 * $value);		}		# |	# | ok, we have a number. If our target type	# | is "std_logic_vector(this downto that)"	# | for tricky VHDL, we	# | must quote a binary string out of it.	# |		if(($module_language eq "vhdl") and ($type =~ /^.*\((\d+) downto (\d+)\).*$/))		{		my ($high_bit,$low_bit) = ($1,$2);		my $binary = "";		for(my $bit = $low_bit; $bit <= $high_bit; $bit++)			{			$binary = ($number % 2) . $binary;			$number = int($number >> 1);			}				$number = '"' . $binary . '"';		}		return $number;	}## return @array of vhdl libraries, if any, from the class.ptfsub get_libraries(){    my $class_ptf = generator_get_class_ptf_handle();    my @libraries;    my $libraries_ptf = get_child_by_path($class_ptf,"CLASS/CB_GENERATOR/LIBRARIES");    if($libraries_ptf)        {        my $library_count = get_child_count($libraries_ptf,"library");        for(my $i = 0; $i < $library_count; $i++)        {            my $library_ptf = get_child($libraries_ptf,$i,"library");            my $library_name = get_data($library_ptf);            push(@libraries,$library_name);        }    }    return @libraries;}sub _generator_make_module_wrapper	{    my $wrapper_args = $generator_hr->{wrapper_args};  my $no_black_box = $wrapper_args->{simulate_hdl};  my $top_module_name = $wrapper_args->{top_module_name};  my $language = $generator_hr->{language};  my @external_args = @{$generator_hr->{external_args}};  my $module_ptf_hr = $generator_hr->{module_ptf_hr};  ### Build Module  my $project = e_project->new(@external_args);  my $top = $project->top();    # add the ports to the system module  my @ports;    foreach my $port_hash(@{$wrapper_args->{ports}}){    my $porto = e_port->new({			     name => $port_hash->{name},			     width => $port_hash->{width},			     direction => $port_hash->{direction},			     vhdl_record_name => $port_hash->{vhdl_record_name},			     vhdl_record_type => $port_hash->{vhdl_record_type}			    });    push(@ports, $porto);  }  $top->add_contents(@ports);      # +----------------------------------------    # | Get parameters from class.ptf    # | create @array of parameters, eacho    # | one like name=>, default=>, type=>,    # |      # | These are the definitions of parameters for    # | ANY instance of this module; we need to     # | have them in the "wrapee" module so that    # | when the system bus is knitted together    # | the parameter types can be properly used.    # |    # | (as it turns out, verilog doesnt need    # | them, but vhld does)    # |

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美美女一区二区三区| 粉嫩13p一区二区三区| 国产精品电影一区二区三区| 久久日韩精品一区二区五区| 精品欧美黑人一区二区三区| 欧美一区二区三区免费在线看| 欧美无砖专区一中文字| 欧美日韩午夜影院| 日韩三级视频中文字幕| 精品国产一区二区在线观看| 久久久精品2019中文字幕之3| 久久精品男人天堂av| 亚洲欧洲美洲综合色网| 亚洲免费观看视频| 亚洲sss视频在线视频| 秋霞国产午夜精品免费视频| 激情综合色丁香一区二区| 国产综合一区二区| 99国产麻豆精品| 制服丝袜av成人在线看| 精品国产青草久久久久福利| 亚洲色图19p| 免费三级欧美电影| 国产成人亚洲综合a∨婷婷图片| 高清不卡一二三区| 欧美视频一区在线| 国产日韩欧美精品电影三级在线| 国产精品美女久久久久久2018| 一区二区久久久久| 国产一区二区三区日韩| 91久久国产最好的精华液| 日韩一区二区三区免费观看| 国产精品毛片久久久久久久| 日韩av网站在线观看| 9i在线看片成人免费| 日韩一区二区中文字幕| 国产精品成人免费| 六月丁香婷婷色狠狠久久| 99精品视频一区| 久久先锋影音av鲁色资源 | 亚洲一区二区三区三| 人禽交欧美网站| 色综合久久99| 久久久久久久久久美女| 污片在线观看一区二区| 成人的网站免费观看| 欧美xxxxxxxx| 天堂va蜜桃一区二区三区| 97se亚洲国产综合自在线不卡 | 国产成人免费视频一区| 欧美日韩精品一区二区三区四区| 中文字幕av免费专区久久| 日本v片在线高清不卡在线观看| 91在线视频免费观看| 久久青草国产手机看片福利盒子| 午夜在线成人av| 欧美在线不卡一区| 中文字幕在线视频一区| 国产乱子伦视频一区二区三区| 欧美精品乱码久久久久久| 亚洲欧美偷拍卡通变态| 成人福利在线看| 中文字幕不卡在线播放| 国产成人精品网址| 国产婷婷色一区二区三区| 麻豆91在线播放免费| 欧美一区二区大片| 肉丝袜脚交视频一区二区| 欧美美女一区二区三区| 午夜精品福利一区二区三区av| 欧洲国内综合视频| 亚洲综合自拍偷拍| 欧美日韩一区二区三区免费看| 亚洲欧美日韩成人高清在线一区| 成人18视频日本| 亚洲欧美激情一区二区| 色婷婷综合久久久久中文一区二区 | a美女胸又www黄视频久久| 中文字幕免费不卡| 99re热这里只有精品免费视频 | 51精品秘密在线观看| 国产v日产∨综合v精品视频| 欧美电影免费观看高清完整版 | 国产资源在线一区| 久久精品夜夜夜夜久久| 成人白浆超碰人人人人| 中文字幕综合网| 欧美日韩中文另类| 黄色小说综合网站| 国产精品萝li| 欧美色手机在线观看| 蜜桃视频在线观看一区二区| 久久理论电影网| 91免费国产在线| 日韩专区一卡二卡| 久久久高清一区二区三区| 从欧美一区二区三区| 一区二区三区精品在线观看| 欧美高清视频www夜色资源网| 久久99精品久久久久久动态图| 国产精品不卡一区二区三区| 欧美亚一区二区| 国产在线视视频有精品| 亚洲图片另类小说| 日韩午夜中文字幕| 国产ts人妖一区二区| 亚洲成在人线免费| 久久亚洲一级片| 欧美无人高清视频在线观看| 狠狠色丁香久久婷婷综合丁香| 自拍偷拍国产亚洲| 精品欧美黑人一区二区三区| 91麻豆国产在线观看| 麻豆精品视频在线观看免费| 亚洲欧美综合另类在线卡通| 欧美一区永久视频免费观看| 不卡在线观看av| 国产在线精品国自产拍免费| 亚洲国产精品久久艾草纯爱| 国产精品无码永久免费888| 欧美久久久一区| 91在线国产福利| 激情国产一区二区| 天天综合天天综合色| 自拍偷拍亚洲综合| 日本一区二区三区国色天香 | 国产精品丝袜一区| 日韩午夜在线影院| 欧美性感一类影片在线播放| 成人动漫中文字幕| 国产麻豆视频一区二区| 日韩电影在线观看电影| 洋洋av久久久久久久一区| 亚洲国产精品精华液2区45| 精品国产污污免费网站入口| 欧美日产国产精品| 色婷婷一区二区三区四区| 国产成人免费视频一区| 韩国理伦片一区二区三区在线播放| 亚洲影视在线播放| 亚洲综合免费观看高清完整版在线 | 欧美一区二区三区日韩视频| 91激情在线视频| 日本久久一区二区三区| 99久久精品一区| 99re这里只有精品6| 成人黄色片在线观看| 懂色av一区二区三区免费看| 国产91精品一区二区| 国产成人日日夜夜| 成人av资源下载| 91碰在线视频| 欧美日韩在线直播| 欧美老肥妇做.爰bbww视频| 欧美日韩亚洲综合在线| 欧美乱妇23p| 精品入口麻豆88视频| 国产女主播在线一区二区| 欧美激情艳妇裸体舞| 国产精品久久综合| 亚洲欧美精品午睡沙发| 亚洲国产成人高清精品| 午夜精品久久久久久久99水蜜桃| 亚洲v精品v日韩v欧美v专区| 免费观看久久久4p| 国产露脸91国语对白| 不卡在线观看av| 欧美丝袜丝交足nylons图片| 91精品国产综合久久久久| 日韩欧美亚洲国产另类| 久久精品视频在线看| 亚洲卡通动漫在线| 免费成人在线观看视频| 国产成人午夜视频| 欧美亚洲一区二区在线| 日韩女同互慰一区二区| 国产精品热久久久久夜色精品三区 | 日韩精品一区二区三区在线观看| 精品久久久久久久一区二区蜜臀| 国产亚洲欧美在线| 亚洲成人免费影院| 国产精品一二三| 欧美中文字幕一区二区三区| 欧美一级日韩免费不卡| 国产日韩欧美一区二区三区综合| 亚洲精品日日夜夜| 精品亚洲免费视频| 色久优优欧美色久优优| 欧美xxxx老人做受| 一区二区三区高清| 国产二区国产一区在线观看| 欧美视频在线观看一区| 国产欧美精品一区| 日韩电影免费一区| 丁香六月久久综合狠狠色| 欧美一级精品大片| 亚洲国产精品久久久男人的天堂| 国产成人精品免费在线| 337p亚洲精品色噜噜| 亚洲综合在线免费观看|