亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cb_generator.pl

?? IS611v25616在NIOS II 下的驅動
?? PL
?? 第 1 頁 / 共 3 頁
字號:
# | file: cb_generator.pl# |# | This SOPC Builder Generator program is provided by# | the Component Builder application. It is copied# | straight across and is data-driven from its command# | line arguments and the PTF files referenced.# |# | Its purpose is to construct an HDL "wrapper" for# | a particular instance of a particular SOPC Builder# | peripheral. This wrapper resolves the instance# | name and any HDL parameterization.# |# +-------------------------------------------# +-------------------------------------------# |use strict;use format_conversion_utils;use ptf_parse;use wiz_utils;use europa_all;use run_system_command_utils;# |# +-------------------------------------------# +-------------------------------------------# |# | first pass: include all of generator_libarary.pm RIGHT HERE.# | dvb04.08.02# | then prune down to actual functionality.# |# | TODO: Rewrite this whole file into something readable# | this is much more confusing than I'm comfortable with. dvb04.# | (though it does seem to work.)# |my $DEBUG_DEFAULT_GEN = 1;#This is the global hash of arguments passed in by the generator programmy $generator_hr = {		     wrapper_args => {				      make_wrapper => 0,				      top_module_name => "",				      simulate_hdl => 1,				      ports => "",				     },		     class_ptf_hr => "",		     module_ptf_hr => "",		     system_ptf_hr => "",		     language => "",		     external_args => "",		     external_args_hr => "",		     project_path_widget => "__PROJECT_DIRECTORY__",		     generator_mode => "silent",		    };sub generator_print_verbose{  my ($info) = (@_);  if($generator_hr->{generator_mode} eq "verbose"){    print("cb_generator.pl: ".$info);  }}sub generator_enable_mode{  my ($mode) = (@_);  $generator_hr->{generator_mode} = $mode;}sub generator_get_system_ptf_handle{   return $generator_hr->{system_ptf_hr};}sub generator_get_language{  return $generator_hr->{language};}sub generator_get_class_ptf_handle{  return $generator_hr->{class_ptf_hr};}sub default_ribbit{  my ($arg) = (@_);  &ribbit("\n\n--Error: default_gen_lib: $arg\n");  }sub _copy_files{  my ($dest_dir, $source_dir, @files) = (@_);  my $function_name;    #validate args  &default_ribbit("No target dir for function copy_files!")  unless ($dest_dir ne "");    &default_ribbit("No source dir for function copy_files!")  unless ($source_dir ne "");  &default_ribbit("No files for function copy_files!")  unless (@files != 0);    #check for valid directories  opendir (SDIR, $source_dir) or     &default_ribbit("can't open $source_dir !");    opendir (DDIR, $dest_dir) or    &default_ribbit("can't open $dest_dir !");      foreach my $source_file(@files){    # |    # | Separate out the source subdir and the source filename    # |    my $source_subdir = "";    my $source_filename = $source_file;    if($source_filename =~ /^(.*)\/(.*)$/)  # break on last slash    {      $source_subdir = "/$1"; # embed its leading slash, for concatty      $source_filename = $2;    }    my $source_fullpath = "$source_dir$source_subdir/$source_filename";    my $dest_fullpath = "$dest_dir/$source_filename";    &Perlcopy($source_fullpath, $dest_fullpath);    &generator_print_verbose("Copying file: \"$source_fullpath\""            . " to \"$dest_fullpath\".\n");  }  closedir (SDIR);  closedir (DDIR);}sub get_module_wrapper_arg_hash_from_system_ptf_file{  my $module_ptf_hr = $generator_hr->{module_ptf_hr};    my @list_of_sections = ("MASTER","SLAVE","PORT_WIRING");  my @port_list;  foreach my $section(@list_of_sections){    my $number = get_child_count($module_ptf_hr, $section);    for(my $initial=0; $initial < $number; $initial++){            my $interface_section = get_child($module_ptf_hr, $initial, $section);	      my $interface_section_name = get_data($interface_section);      my $port_wiring_section;      if($section ne "PORT_WIRING"){	$port_wiring_section = 	  get_child_by_path($module_ptf_hr, $section." ".$interface_section_name."/PORT_WIRING");	      }else{	$port_wiring_section =	  get_child_by_path($module_ptf_hr, $section);      }      my $num_ports = get_child_count($port_wiring_section, "PORT");      foreach(my $port_count = 0; $port_count < $num_ports; $port_count++){	my $port = get_child($port_wiring_section, $port_count, "PORT");		my %port_info_struct;	$port_info_struct{name} = get_data($port);	$port_info_struct{direction} = get_data_by_path($port, "direction");	$port_info_struct{width} = get_data_by_path($port, "width");	$port_info_struct{vhdl_record_name} = get_data_by_path($port, "vhdl_record_name");	$port_info_struct{vhdl_record_type} = get_data_by_path($port, "vhdl_record_type");		push(@port_list, \%port_info_struct);	      }    }	  }  $generator_hr->{wrapper_args}{ports} = \@port_list;}sub generator_make_module_wrapper{  my ($simulate_hdl, $top_module_name, $module_language) = (@_);  &default_ribbit("generator_make_module_wrapper: no arg0 passed in for simulate_hdl\n")    if($simulate_hdl eq '');  &default_ribbit("generator_make_module_wrapper: no arg1 passed in for top_module_name\n")    unless($top_module_name);  $generator_hr->{wrapper_args}{simulate_hdl} = $simulate_hdl;  $generator_hr->{wrapper_args}{top_module_name} = $top_module_name;  $generator_hr->{wrapper_args}{make_wrapper} = 1;  $generator_hr->{wrapper_args}{module_language} = $module_language;}# |# | recognize varous number forms,# | return 'h0123abcd-ish.# |sub turn_anything_into_appropriate_string($$$$)	{	my ($value,$type,$editable,$module_language) = (@_);    return $value if($value =~ /^\"/);   # quoted string: unscathed    return $value if($type eq "string"); # string: anything is ok        return $value if(!$editable);        # and you know, if you can't change it, keep it!        	# |	# | first, convert to a number	# |	my $base = 10;	my $n = $value;	my $width = 32;	my $number = 0;		$value = lc($value); # lower case		if($value =~ /^([0-9]*)\'([hbo])(.*)$/)		{		# | tick notation: AOK for verilog		if($module_language eq "verilog")			{			$number = $value;			}		# |		# | note: at this point, we could notice if the		# | result should be vhdl binary, and convert		# | to that, avoiding the precision-losing		# | integer intermediary		# |		# | (alternatively, we could use a binary string		# | always as the intermediate form, rather than		# | a precision-losing int.)		# |		else			{			$width = $1;			my $baseletter = $2;			my $digits = $3;						if($baseletter eq "h")				{				$base = 16;				}			elsif($baseletter eq "b")				{				$base = 2;				}			elsif($baseletter eq "o") # must be				{				$base = 8;				}						$digits =~ s/[ _-]//g; # crush out dividing value						while(length($digits) > 0)				{				my $digit = substr($digits,0,1);				$digits = substr($digits,1);				my $digitvalue = hex($digit); # how handy				$number = $number * $base + $digitvalue;				}			}		}	elsif($value =~ /^0x(.*)$/)		{		$number = hex($1);		}	else  # try for decimal		{		$number = int(1 * $value);		}		# |	# | ok, we have a number. If our target type	# | is "std_logic_vector(this downto that)"	# | for tricky VHDL, we	# | must quote a binary string out of it.	# |		if(($module_language eq "vhdl") and ($type =~ /^.*\((\d+) downto (\d+)\).*$/))		{		my ($high_bit,$low_bit) = ($1,$2);		my $binary = "";		for(my $bit = $low_bit; $bit <= $high_bit; $bit++)			{			$binary = ($number % 2) . $binary;			$number = int($number >> 1);			}				$number = '"' . $binary . '"';		}		return $number;	}## return @array of vhdl libraries, if any, from the class.ptfsub get_libraries(){    my $class_ptf = generator_get_class_ptf_handle();    my @libraries;    my $libraries_ptf = get_child_by_path($class_ptf,"CLASS/CB_GENERATOR/LIBRARIES");    if($libraries_ptf)        {        my $library_count = get_child_count($libraries_ptf,"library");        for(my $i = 0; $i < $library_count; $i++)        {            my $library_ptf = get_child($libraries_ptf,$i,"library");            my $library_name = get_data($library_ptf);            push(@libraries,$library_name);        }    }    return @libraries;}sub _generator_make_module_wrapper	{    my $wrapper_args = $generator_hr->{wrapper_args};  my $no_black_box = $wrapper_args->{simulate_hdl};  my $top_module_name = $wrapper_args->{top_module_name};  my $language = $generator_hr->{language};  my @external_args = @{$generator_hr->{external_args}};  my $module_ptf_hr = $generator_hr->{module_ptf_hr};  ### Build Module  my $project = e_project->new(@external_args);  my $top = $project->top();    # add the ports to the system module  my @ports;    foreach my $port_hash(@{$wrapper_args->{ports}}){    my $porto = e_port->new({			     name => $port_hash->{name},			     width => $port_hash->{width},			     direction => $port_hash->{direction},			     vhdl_record_name => $port_hash->{vhdl_record_name},			     vhdl_record_type => $port_hash->{vhdl_record_type}			    });    push(@ports, $porto);  }  $top->add_contents(@ports);      # +----------------------------------------    # | Get parameters from class.ptf    # | create @array of parameters, eacho    # | one like name=>, default=>, type=>,    # |      # | These are the definitions of parameters for    # | ANY instance of this module; we need to     # | have them in the "wrapee" module so that    # | when the system bus is knitted together    # | the parameter types can be properly used.    # |    # | (as it turns out, verilog doesnt need    # | them, but vhld does)    # |

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日本视频在线| 亚洲精品在线观看视频| 色婷婷亚洲综合| 中文字幕av资源一区| 欧美日韩精品三区| 成人av电影在线网| 三级久久三级久久| 伊人色综合久久天天| 国产日韩欧美精品一区| 在线观看91av| 91污在线观看| 国产精品18久久久| 久久精品国产免费看久久精品| 一区二区三区久久久| 欧美激情中文字幕一区二区| 日韩一级黄色片| 欧美日韩视频专区在线播放| 99视频国产精品| 国产1区2区3区精品美女| 青椒成人免费视频| 亚洲国产成人va在线观看天堂| 国产精品久久夜| 久久精品一区二区三区不卡 | 国产91高潮流白浆在线麻豆| 欧美aaaaaa午夜精品| 亚洲3atv精品一区二区三区| 亚洲精品v日韩精品| 亚洲欧美怡红院| 国产精品视频麻豆| 国产区在线观看成人精品| 久久婷婷一区二区三区| 日韩精品一区二区三区swag| 7777精品伊人久久久大香线蕉经典版下载 | 亚洲二区在线观看| 亚洲欧美另类图片小说| 综合激情成人伊人| 亚洲婷婷国产精品电影人久久| 中文字幕精品—区二区四季| 国产日韩高清在线| 国产精品少妇自拍| 国产精品久久久久aaaa樱花| 国产精品福利一区二区三区| 国产精品另类一区| 亚洲视频在线观看一区| 亚洲免费观看在线观看| 亚洲精品一卡二卡| 亚洲电影视频在线| 日韩二区三区四区| 蜜桃视频第一区免费观看| 日韩1区2区3区| 久久国产乱子精品免费女| 黑人巨大精品欧美黑白配亚洲| 国产在线国偷精品产拍免费yy| 精品无人码麻豆乱码1区2区| 韩国女主播一区| 成人在线视频一区| 色88888久久久久久影院野外| 色哟哟国产精品免费观看| 91国产成人在线| 7777精品伊人久久久大香线蕉最新版| 91精品国产高清一区二区三区| 欧美一级片免费看| 久久亚洲一区二区三区明星换脸| 欧美国产激情二区三区| 综合欧美亚洲日本| 丝袜亚洲另类欧美| 国产精一品亚洲二区在线视频| 99免费精品在线| 欧美日韩成人在线一区| 精品国精品自拍自在线| 国产精品你懂的在线欣赏| 亚洲精品国产第一综合99久久| 日韩av电影免费观看高清完整版在线观看| 激情五月婷婷综合网| 99精品国产热久久91蜜凸| 51精品国自产在线| 欧美高清在线视频| 丝袜美腿高跟呻吟高潮一区| 国产在线不卡一区| 欧美私人免费视频| 国产欧美一区二区精品性| 亚洲色图制服诱惑| 久久99精品久久久久久| 成人18视频日本| 日韩一级大片在线观看| 亚洲欧洲色图综合| 麻豆视频观看网址久久| 99久久精品国产一区二区三区| 欧美中文字幕一二三区视频| 久久在线观看免费| 亚洲亚洲人成综合网络| 高清国产一区二区| 91精品视频网| 国产精品毛片a∨一区二区三区| 亚洲大尺度视频在线观看| 国产成人在线网站| 欧美一级在线免费| 亚洲一级二级三级| 成人黄色777网| 精品少妇一区二区三区视频免付费| 最好看的中文字幕久久| 国产专区欧美精品| 欧美伦理影视网| 亚洲啪啪综合av一区二区三区| 国内外精品视频| 4438x亚洲最大成人网| 伊人性伊人情综合网| 丁香亚洲综合激情啪啪综合| 日韩三级视频在线观看| 亚洲国产精品影院| 色域天天综合网| 国产欧美日韩视频在线观看| 精品在线你懂的| 日韩一级二级三级精品视频| 亚洲成年人影院| 色婷婷久久久久swag精品| 国产免费成人在线视频| 国产原创一区二区| 欧美xxxx在线观看| 日韩成人av影视| 欧美视频一区二区| 亚洲老妇xxxxxx| 99re视频这里只有精品| 国产日韩精品一区二区三区| 国产剧情在线观看一区二区| 欧美tk丨vk视频| 久99久精品视频免费观看| 欧美久久久久久蜜桃| 亚洲国产cao| 欧美性猛交xxxx乱大交退制版| 亚洲精品视频自拍| 91官网在线免费观看| 一区二区高清免费观看影视大全| 99视频精品在线| 一区二区高清在线| 欧美色视频在线观看| 亚洲成人av一区| 欧美一区二区免费观在线| 首页国产丝袜综合| 69堂国产成人免费视频| 免费人成黄页网站在线一区二区| 欧美一区二区精品| 国精产品一区一区三区mba桃花| 日韩欧美成人激情| 激情伊人五月天久久综合| 久久久久青草大香线综合精品| 国产在线乱码一区二区三区| 久久久亚洲国产美女国产盗摄| 国产在线精品免费av| 中文字幕av不卡| 91亚洲国产成人精品一区二三 | 亚洲免费观看在线观看| 91福利在线免费观看| 亚洲国产视频一区| 日韩三级视频中文字幕| 国产一区美女在线| 中文字幕第一区综合| 99久久伊人精品| 亚洲图片欧美色图| 日韩欧美精品在线视频| 国产成人8x视频一区二区| 亚洲人成精品久久久久久| 欧美日韩高清在线| 韩国一区二区三区| 成人免费在线播放视频| 欧美区在线观看| 国产在线视频一区二区| 亚洲品质自拍视频| 日韩视频中午一区| 成人禁用看黄a在线| 亚洲综合视频在线| 久久亚洲精精品中文字幕早川悠里| 国产99久久久国产精品| 亚洲亚洲人成综合网络| 精品国产一区二区精华| a级高清视频欧美日韩| 五月天亚洲婷婷| 国产精品麻豆欧美日韩ww| 欧美主播一区二区三区美女| 激情综合色综合久久综合| 亚洲男人都懂的| 2023国产精华国产精品| 色综合天天综合狠狠| 久久99精品久久久久婷婷| 亚洲免费电影在线| 久久久久国产免费免费 | 不卡视频一二三四| 丝瓜av网站精品一区二区 | 欧美色图在线观看| 国产一区二区三区高清播放| 亚洲一区影音先锋| 国产精品视频一二三区| 日韩一级高清毛片| 欧洲亚洲国产日韩| 国产成a人亚洲精| 奇米色一区二区三区四区| 中文字幕亚洲欧美在线不卡| 欧美大片顶级少妇| 欧美日韩一区视频| 91丨九色丨蝌蚪丨老版|