亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? box.map.eqn

?? 用vhdl語言編寫的基于FPGA的波形發(fā)生器。對(duì)于做實(shí)驗(yàn)需要產(chǎn)生的波形非常有用。
?? EQN
?? 第 1 頁 / 共 5 頁
字號(hào):
-- Copyright (C) 1991-2006 Altera Corporation
-- Your use of Altera Corporation's design tools, logic functions 
-- and other software and tools, and its AMPP partner logic 
-- functions, and any output files any of the foregoing 
-- (including device programming or simulation files), and any 
-- associated documentation or information are expressly subject 
-- to the terms and conditions of the Altera Program License 
-- Subscription Agreement, Altera MegaCore Function License 
-- Agreement, or other applicable license agreement, including, 
-- without limitation, that your use is for the sole purpose of 
-- programming logic devices manufactured by Altera and sold by 
-- Altera or its authorized distributors.  Please refer to the 
-- applicable agreement for further details.
--LB1_q_a[0] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[0]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[0]_PORT_A_data_in = VCC;
LB1_q_a[0]_PORT_A_data_in_reg = DFFE(LB1_q_a[0]_PORT_A_data_in, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_data_in = MB1_ram_rom_data_reg[0];
LB1_q_a[0]_PORT_B_data_in_reg = DFFE(LB1_q_a[0]_PORT_B_data_in, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[0]_PORT_A_address_reg = DFFE(LB1_q_a[0]_PORT_A_address, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[0]_PORT_B_address_reg = DFFE(LB1_q_a[0]_PORT_B_address, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_PORT_A_write_enable = GND;
LB1_q_a[0]_PORT_A_write_enable_reg = DFFE(LB1_q_a[0]_PORT_A_write_enable, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_write_enable = MB1L2;
LB1_q_a[0]_PORT_B_write_enable_reg = DFFE(LB1_q_a[0]_PORT_B_write_enable, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_clock_0 = NB1__clk0;
LB1_q_a[0]_clock_1 = A1L5;
LB1_q_a[0]_PORT_A_data_out = MEMORY(LB1_q_a[0]_PORT_A_data_in_reg, LB1_q_a[0]_PORT_B_data_in_reg, LB1_q_a[0]_PORT_A_address_reg, LB1_q_a[0]_PORT_B_address_reg, LB1_q_a[0]_PORT_A_write_enable_reg, LB1_q_a[0]_PORT_B_write_enable_reg, , , LB1_q_a[0]_clock_0, LB1_q_a[0]_clock_1, , , , );
LB1_q_a[0] = LB1_q_a[0]_PORT_A_data_out[0];

--LB1_q_b[0] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[0]
LB1_q_b[0]_PORT_A_data_in = VCC;
LB1_q_b[0]_PORT_A_data_in_reg = DFFE(LB1_q_b[0]_PORT_A_data_in, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_data_in = MB1_ram_rom_data_reg[0];
LB1_q_b[0]_PORT_B_data_in_reg = DFFE(LB1_q_b[0]_PORT_B_data_in, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[0]_PORT_A_address_reg = DFFE(LB1_q_b[0]_PORT_A_address, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[0]_PORT_B_address_reg = DFFE(LB1_q_b[0]_PORT_B_address, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_PORT_A_write_enable = GND;
LB1_q_b[0]_PORT_A_write_enable_reg = DFFE(LB1_q_b[0]_PORT_A_write_enable, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_write_enable = MB1L2;
LB1_q_b[0]_PORT_B_write_enable_reg = DFFE(LB1_q_b[0]_PORT_B_write_enable, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_clock_0 = NB1__clk0;
LB1_q_b[0]_clock_1 = A1L5;
LB1_q_b[0]_PORT_B_data_out = MEMORY(LB1_q_b[0]_PORT_A_data_in_reg, LB1_q_b[0]_PORT_B_data_in_reg, LB1_q_b[0]_PORT_A_address_reg, LB1_q_b[0]_PORT_B_address_reg, LB1_q_b[0]_PORT_A_write_enable_reg, LB1_q_b[0]_PORT_B_write_enable_reg, , , LB1_q_b[0]_clock_0, LB1_q_b[0]_clock_1, , , , );
LB1_q_b[0] = LB1_q_b[0]_PORT_B_data_out[0];


--LB1_q_a[1] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[1]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[1]_PORT_A_data_in = VCC;
LB1_q_a[1]_PORT_A_data_in_reg = DFFE(LB1_q_a[1]_PORT_A_data_in, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_data_in = MB1_ram_rom_data_reg[1];
LB1_q_a[1]_PORT_B_data_in_reg = DFFE(LB1_q_a[1]_PORT_B_data_in, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[1]_PORT_A_address_reg = DFFE(LB1_q_a[1]_PORT_A_address, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[1]_PORT_B_address_reg = DFFE(LB1_q_a[1]_PORT_B_address, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_PORT_A_write_enable = GND;
LB1_q_a[1]_PORT_A_write_enable_reg = DFFE(LB1_q_a[1]_PORT_A_write_enable, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_write_enable = MB1L2;
LB1_q_a[1]_PORT_B_write_enable_reg = DFFE(LB1_q_a[1]_PORT_B_write_enable, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_clock_0 = NB1__clk0;
LB1_q_a[1]_clock_1 = A1L5;
LB1_q_a[1]_PORT_A_data_out = MEMORY(LB1_q_a[1]_PORT_A_data_in_reg, LB1_q_a[1]_PORT_B_data_in_reg, LB1_q_a[1]_PORT_A_address_reg, LB1_q_a[1]_PORT_B_address_reg, LB1_q_a[1]_PORT_A_write_enable_reg, LB1_q_a[1]_PORT_B_write_enable_reg, , , LB1_q_a[1]_clock_0, LB1_q_a[1]_clock_1, , , , );
LB1_q_a[1] = LB1_q_a[1]_PORT_A_data_out[0];

--LB1_q_b[1] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[1]
LB1_q_b[1]_PORT_A_data_in = VCC;
LB1_q_b[1]_PORT_A_data_in_reg = DFFE(LB1_q_b[1]_PORT_A_data_in, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_data_in = MB1_ram_rom_data_reg[1];
LB1_q_b[1]_PORT_B_data_in_reg = DFFE(LB1_q_b[1]_PORT_B_data_in, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[1]_PORT_A_address_reg = DFFE(LB1_q_b[1]_PORT_A_address, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[1]_PORT_B_address_reg = DFFE(LB1_q_b[1]_PORT_B_address, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_PORT_A_write_enable = GND;
LB1_q_b[1]_PORT_A_write_enable_reg = DFFE(LB1_q_b[1]_PORT_A_write_enable, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_write_enable = MB1L2;
LB1_q_b[1]_PORT_B_write_enable_reg = DFFE(LB1_q_b[1]_PORT_B_write_enable, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_clock_0 = NB1__clk0;
LB1_q_b[1]_clock_1 = A1L5;
LB1_q_b[1]_PORT_B_data_out = MEMORY(LB1_q_b[1]_PORT_A_data_in_reg, LB1_q_b[1]_PORT_B_data_in_reg, LB1_q_b[1]_PORT_A_address_reg, LB1_q_b[1]_PORT_B_address_reg, LB1_q_b[1]_PORT_A_write_enable_reg, LB1_q_b[1]_PORT_B_write_enable_reg, , , LB1_q_b[1]_clock_0, LB1_q_b[1]_clock_1, , , , );
LB1_q_b[1] = LB1_q_b[1]_PORT_B_data_out[0];


--LB1_q_a[2] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[2]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[2]_PORT_A_data_in = VCC;
LB1_q_a[2]_PORT_A_data_in_reg = DFFE(LB1_q_a[2]_PORT_A_data_in, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_data_in = MB1_ram_rom_data_reg[2];
LB1_q_a[2]_PORT_B_data_in_reg = DFFE(LB1_q_a[2]_PORT_B_data_in, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[2]_PORT_A_address_reg = DFFE(LB1_q_a[2]_PORT_A_address, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[2]_PORT_B_address_reg = DFFE(LB1_q_a[2]_PORT_B_address, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_PORT_A_write_enable = GND;
LB1_q_a[2]_PORT_A_write_enable_reg = DFFE(LB1_q_a[2]_PORT_A_write_enable, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_write_enable = MB1L2;
LB1_q_a[2]_PORT_B_write_enable_reg = DFFE(LB1_q_a[2]_PORT_B_write_enable, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_clock_0 = NB1__clk0;
LB1_q_a[2]_clock_1 = A1L5;
LB1_q_a[2]_PORT_A_data_out = MEMORY(LB1_q_a[2]_PORT_A_data_in_reg, LB1_q_a[2]_PORT_B_data_in_reg, LB1_q_a[2]_PORT_A_address_reg, LB1_q_a[2]_PORT_B_address_reg, LB1_q_a[2]_PORT_A_write_enable_reg, LB1_q_a[2]_PORT_B_write_enable_reg, , , LB1_q_a[2]_clock_0, LB1_q_a[2]_clock_1, , , , );
LB1_q_a[2] = LB1_q_a[2]_PORT_A_data_out[0];

--LB1_q_b[2] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[2]
LB1_q_b[2]_PORT_A_data_in = VCC;
LB1_q_b[2]_PORT_A_data_in_reg = DFFE(LB1_q_b[2]_PORT_A_data_in, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_data_in = MB1_ram_rom_data_reg[2];
LB1_q_b[2]_PORT_B_data_in_reg = DFFE(LB1_q_b[2]_PORT_B_data_in, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[2]_PORT_A_address_reg = DFFE(LB1_q_b[2]_PORT_A_address, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[2]_PORT_B_address_reg = DFFE(LB1_q_b[2]_PORT_B_address, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_PORT_A_write_enable = GND;
LB1_q_b[2]_PORT_A_write_enable_reg = DFFE(LB1_q_b[2]_PORT_A_write_enable, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_write_enable = MB1L2;
LB1_q_b[2]_PORT_B_write_enable_reg = DFFE(LB1_q_b[2]_PORT_B_write_enable, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_clock_0 = NB1__clk0;
LB1_q_b[2]_clock_1 = A1L5;
LB1_q_b[2]_PORT_B_data_out = MEMORY(LB1_q_b[2]_PORT_A_data_in_reg, LB1_q_b[2]_PORT_B_data_in_reg, LB1_q_b[2]_PORT_A_address_reg, LB1_q_b[2]_PORT_B_address_reg, LB1_q_b[2]_PORT_A_write_enable_reg, LB1_q_b[2]_PORT_B_write_enable_reg, , , LB1_q_b[2]_clock_0, LB1_q_b[2]_clock_1, , , , );
LB1_q_b[2] = LB1_q_b[2]_PORT_B_data_out[0];


--LB1_q_a[3] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[3]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[3]_PORT_A_data_in = VCC;
LB1_q_a[3]_PORT_A_data_in_reg = DFFE(LB1_q_a[3]_PORT_A_data_in, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_data_in = MB1_ram_rom_data_reg[3];
LB1_q_a[3]_PORT_B_data_in_reg = DFFE(LB1_q_a[3]_PORT_B_data_in, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[3]_PORT_A_address_reg = DFFE(LB1_q_a[3]_PORT_A_address, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[3]_PORT_B_address_reg = DFFE(LB1_q_a[3]_PORT_B_address, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_PORT_A_write_enable = GND;
LB1_q_a[3]_PORT_A_write_enable_reg = DFFE(LB1_q_a[3]_PORT_A_write_enable, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_write_enable = MB1L2;
LB1_q_a[3]_PORT_B_write_enable_reg = DFFE(LB1_q_a[3]_PORT_B_write_enable, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_clock_0 = NB1__clk0;
LB1_q_a[3]_clock_1 = A1L5;
LB1_q_a[3]_PORT_A_data_out = MEMORY(LB1_q_a[3]_PORT_A_data_in_reg, LB1_q_a[3]_PORT_B_data_in_reg, LB1_q_a[3]_PORT_A_address_reg, LB1_q_a[3]_PORT_B_address_reg, LB1_q_a[3]_PORT_A_write_enable_reg, LB1_q_a[3]_PORT_B_write_enable_reg, , , LB1_q_a[3]_clock_0, LB1_q_a[3]_clock_1, , , , );
LB1_q_a[3] = LB1_q_a[3]_PORT_A_data_out[0];

--LB1_q_b[3] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[3]
LB1_q_b[3]_PORT_A_data_in = VCC;
LB1_q_b[3]_PORT_A_data_in_reg = DFFE(LB1_q_b[3]_PORT_A_data_in, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_data_in = MB1_ram_rom_data_reg[3];
LB1_q_b[3]_PORT_B_data_in_reg = DFFE(LB1_q_b[3]_PORT_B_data_in, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[3]_PORT_A_address_reg = DFFE(LB1_q_b[3]_PORT_A_address, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[3]_PORT_B_address_reg = DFFE(LB1_q_b[3]_PORT_B_address, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_PORT_A_write_enable = GND;
LB1_q_b[3]_PORT_A_write_enable_reg = DFFE(LB1_q_b[3]_PORT_A_write_enable, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_write_enable = MB1L2;
LB1_q_b[3]_PORT_B_write_enable_reg = DFFE(LB1_q_b[3]_PORT_B_write_enable, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_clock_0 = NB1__clk0;
LB1_q_b[3]_clock_1 = A1L5;
LB1_q_b[3]_PORT_B_data_out = MEMORY(LB1_q_b[3]_PORT_A_data_in_reg, LB1_q_b[3]_PORT_B_data_in_reg, LB1_q_b[3]_PORT_A_address_reg, LB1_q_b[3]_PORT_B_address_reg, LB1_q_b[3]_PORT_A_write_enable_reg, LB1_q_b[3]_PORT_B_write_enable_reg, , , LB1_q_b[3]_clock_0, LB1_q_b[3]_clock_1, , , , );
LB1_q_b[3] = LB1_q_b[3]_PORT_B_data_out[0];


--LB1_q_a[4] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[4]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[4]_PORT_A_data_in = VCC;
LB1_q_a[4]_PORT_A_data_in_reg = DFFE(LB1_q_a[4]_PORT_A_data_in, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_data_in = MB1_ram_rom_data_reg[4];
LB1_q_a[4]_PORT_B_data_in_reg = DFFE(LB1_q_a[4]_PORT_B_data_in, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[4]_PORT_A_address_reg = DFFE(LB1_q_a[4]_PORT_A_address, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[4]_PORT_B_address_reg = DFFE(LB1_q_a[4]_PORT_B_address, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_PORT_A_write_enable = GND;
LB1_q_a[4]_PORT_A_write_enable_reg = DFFE(LB1_q_a[4]_PORT_A_write_enable, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_write_enable = MB1L2;
LB1_q_a[4]_PORT_B_write_enable_reg = DFFE(LB1_q_a[4]_PORT_B_write_enable, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_clock_0 = NB1__clk0;
LB1_q_a[4]_clock_1 = A1L5;
LB1_q_a[4]_PORT_A_data_out = MEMORY(LB1_q_a[4]_PORT_A_data_in_reg, LB1_q_a[4]_PORT_B_data_in_reg, LB1_q_a[4]_PORT_A_address_reg, LB1_q_a[4]_PORT_B_address_reg, LB1_q_a[4]_PORT_A_write_enable_reg, LB1_q_a[4]_PORT_B_write_enable_reg, , , LB1_q_a[4]_clock_0, LB1_q_a[4]_clock_1, , , , );
LB1_q_a[4] = LB1_q_a[4]_PORT_A_data_out[0];

--LB1_q_b[4] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[4]
LB1_q_b[4]_PORT_A_data_in = VCC;
LB1_q_b[4]_PORT_A_data_in_reg = DFFE(LB1_q_b[4]_PORT_A_data_in, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_data_in = MB1_ram_rom_data_reg[4];
LB1_q_b[4]_PORT_B_data_in_reg = DFFE(LB1_q_b[4]_PORT_B_data_in, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[4]_PORT_A_address_reg = DFFE(LB1_q_b[4]_PORT_A_address, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[4]_PORT_B_address_reg = DFFE(LB1_q_b[4]_PORT_B_address, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_PORT_A_write_enable = GND;
LB1_q_b[4]_PORT_A_write_enable_reg = DFFE(LB1_q_b[4]_PORT_A_write_enable, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_write_enable = MB1L2;
LB1_q_b[4]_PORT_B_write_enable_reg = DFFE(LB1_q_b[4]_PORT_B_write_enable, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_clock_0 = NB1__clk0;
LB1_q_b[4]_clock_1 = A1L5;
LB1_q_b[4]_PORT_B_data_out = MEMORY(LB1_q_b[4]_PORT_A_data_in_reg, LB1_q_b[4]_PORT_B_data_in_reg, LB1_q_b[4]_PORT_A_address_reg, LB1_q_b[4]_PORT_B_address_reg, LB1_q_b[4]_PORT_A_write_enable_reg, LB1_q_b[4]_PORT_B_write_enable_reg, , , LB1_q_b[4]_clock_0, LB1_q_b[4]_clock_1, , , , );
LB1_q_b[4] = LB1_q_b[4]_PORT_B_data_out[0];


--LB1_q_a[5] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[5]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[5]_PORT_A_data_in = VCC;
LB1_q_a[5]_PORT_A_data_in_reg = DFFE(LB1_q_a[5]_PORT_A_data_in, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_data_in = MB1_ram_rom_data_reg[5];
LB1_q_a[5]_PORT_B_data_in_reg = DFFE(LB1_q_a[5]_PORT_B_data_in, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[5]_PORT_A_address_reg = DFFE(LB1_q_a[5]_PORT_A_address, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[5]_PORT_B_address_reg = DFFE(LB1_q_a[5]_PORT_B_address, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_PORT_A_write_enable = GND;
LB1_q_a[5]_PORT_A_write_enable_reg = DFFE(LB1_q_a[5]_PORT_A_write_enable, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_write_enable = MB1L2;
LB1_q_a[5]_PORT_B_write_enable_reg = DFFE(LB1_q_a[5]_PORT_B_write_enable, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_clock_0 = NB1__clk0;
LB1_q_a[5]_clock_1 = A1L5;
LB1_q_a[5]_PORT_A_data_out = MEMORY(LB1_q_a[5]_PORT_A_data_in_reg, LB1_q_a[5]_PORT_B_data_in_reg, LB1_q_a[5]_PORT_A_address_reg, LB1_q_a[5]_PORT_B_address_reg, LB1_q_a[5]_PORT_A_write_enable_reg, LB1_q_a[5]_PORT_B_write_enable_reg, , , LB1_q_a[5]_clock_0, LB1_q_a[5]_clock_1, , , , );
LB1_q_a[5] = LB1_q_a[5]_PORT_A_data_out[0];

--LB1_q_b[5] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[5]
LB1_q_b[5]_PORT_A_data_in = VCC;
LB1_q_b[5]_PORT_A_data_in_reg = DFFE(LB1_q_b[5]_PORT_A_data_in, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_data_in = MB1_ram_rom_data_reg[5];
LB1_q_b[5]_PORT_B_data_in_reg = DFFE(LB1_q_b[5]_PORT_B_data_in, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[5]_PORT_A_address_reg = DFFE(LB1_q_b[5]_PORT_A_address, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[5]_PORT_B_address_reg = DFFE(LB1_q_b[5]_PORT_B_address, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_PORT_A_write_enable = GND;
LB1_q_b[5]_PORT_A_write_enable_reg = DFFE(LB1_q_b[5]_PORT_A_write_enable, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_write_enable = MB1L2;
LB1_q_b[5]_PORT_B_write_enable_reg = DFFE(LB1_q_b[5]_PORT_B_write_enable, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_clock_0 = NB1__clk0;
LB1_q_b[5]_clock_1 = A1L5;
LB1_q_b[5]_PORT_B_data_out = MEMORY(LB1_q_b[5]_PORT_A_data_in_reg, LB1_q_b[5]_PORT_B_data_in_reg, LB1_q_b[5]_PORT_A_address_reg, LB1_q_b[5]_PORT_B_address_reg, LB1_q_b[5]_PORT_A_write_enable_reg, LB1_q_b[5]_PORT_B_write_enable_reg, , , LB1_q_b[5]_clock_0, LB1_q_b[5]_clock_1, , , , );
LB1_q_b[5] = LB1_q_b[5]_PORT_B_data_out[0];


--LB1_q_a[6] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[6]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[6]_PORT_A_data_in = VCC;
LB1_q_a[6]_PORT_A_data_in_reg = DFFE(LB1_q_a[6]_PORT_A_data_in, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_data_in = MB1_ram_rom_data_reg[6];
LB1_q_a[6]_PORT_B_data_in_reg = DFFE(LB1_q_a[6]_PORT_B_data_in, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[6]_PORT_A_address_reg = DFFE(LB1_q_a[6]_PORT_A_address, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[6]_PORT_B_address_reg = DFFE(LB1_q_a[6]_PORT_B_address, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_PORT_A_write_enable = GND;
LB1_q_a[6]_PORT_A_write_enable_reg = DFFE(LB1_q_a[6]_PORT_A_write_enable, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_write_enable = MB1L2;
LB1_q_a[6]_PORT_B_write_enable_reg = DFFE(LB1_q_a[6]_PORT_B_write_enable, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_clock_0 = NB1__clk0;
LB1_q_a[6]_clock_1 = A1L5;
LB1_q_a[6]_PORT_A_data_out = MEMORY(LB1_q_a[6]_PORT_A_data_in_reg, LB1_q_a[6]_PORT_B_data_in_reg, LB1_q_a[6]_PORT_A_address_reg, LB1_q_a[6]_PORT_B_address_reg, LB1_q_a[6]_PORT_A_write_enable_reg, LB1_q_a[6]_PORT_B_write_enable_reg, , , LB1_q_a[6]_clock_0, LB1_q_a[6]_clock_1, , , , );
LB1_q_a[6] = LB1_q_a[6]_PORT_A_data_out[0];

--LB1_q_b[6] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[6]

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一级黄色录像| 久久久www免费人成精品| 国产美女精品一区二区三区| 国产精品短视频| 日韩免费观看高清完整版| 91丝袜国产在线播放| 美女www一区二区| 亚洲精品视频在线观看免费| 久久色在线观看| 欧美日韩国产bt| 91麻豆123| 国产精品小仙女| 日本不卡一区二区三区| 亚洲精品国产视频| 中文一区一区三区高中清不卡| 欧美日韩精品三区| 一本色道亚洲精品aⅴ| 国产传媒久久文化传媒| 蜜桃视频在线观看一区| 亚洲国产欧美一区二区三区丁香婷| 国产欧美精品在线观看| 精品国产成人系列| 91精品国产丝袜白色高跟鞋| 91免费版在线| 91在线观看下载| 成人黄色大片在线观看| 国产成人自拍在线| 久久爱另类一区二区小说| 污片在线观看一区二区| 亚洲午夜一区二区| 亚洲一区二区三区四区不卡| 亚洲精品自拍动漫在线| 亚洲色图一区二区| 中文字幕在线观看不卡| 国产精品国产三级国产三级人妇 | 亚洲精品午夜久久久| 国产精品久久三| 欧美国产亚洲另类动漫| 久久久久国产精品免费免费搜索 | 亚洲精品视频自拍| 亚洲欧美视频在线观看视频| 国产精品福利av| 亚洲欧洲三级电影| 日本一区二区三区四区| 国产精品色一区二区三区| 日本一区免费视频| 国产精品免费视频一区| 日韩美女久久久| 亚洲一区二区三区视频在线播放| 亚洲一区在线看| 石原莉奈在线亚洲二区| 蜜桃av一区二区三区| 精品伊人久久久久7777人| 国产一区999| 成人h动漫精品一区二| 91免费版pro下载短视频| 欧美性极品少妇| 在线播放中文字幕一区| 精品免费视频.| 国产欧美日韩在线看| 中文字幕一区二| 亚洲成av人片观看| 狠狠网亚洲精品| av在线不卡网| 欧美日韩精品一区二区三区蜜桃| 欧美大片在线观看| 欧美激情综合五月色丁香| 最新欧美精品一区二区三区| 亚洲福利一区二区三区| 精品午夜久久福利影院| 成人免费av网站| 欧美日韩国产免费| 精品国产露脸精彩对白| 国产精品国产三级国产a| 亚洲一级二级三级| 国产一区二区免费视频| 91小视频免费观看| 日韩精品中文字幕一区| 中文字幕一区二区三区精华液| 亚洲成人av免费| 国产精品一区在线观看你懂的| 91蜜桃视频在线| 日韩午夜激情免费电影| ㊣最新国产の精品bt伙计久久| 视频一区二区国产| 99re这里只有精品视频首页| 欧美一区二区三区小说| 最新热久久免费视频| 另类人妖一区二区av| 97久久精品人人做人人爽| 日韩一区二区三区电影在线观看| 欧美一区二区三区在线观看视频| 欧美一区二区在线不卡| 中文字幕中文字幕中文字幕亚洲无线| 亚洲精品大片www| 精彩视频一区二区| 欧美揉bbbbb揉bbbbb| 亚洲国产精品传媒在线观看| 午夜激情一区二区三区| www.日韩精品| 久久这里只精品最新地址| 亚洲国产精品一区二区www | 欧美激情在线一区二区| 日本三级韩国三级欧美三级| 91亚洲永久精品| 精品福利在线导航| 日本美女一区二区三区视频| 色哟哟精品一区| 国产午夜精品久久| 蜜桃av噜噜一区| 欧美日韩国产精品自在自线| 亚洲婷婷国产精品电影人久久| 韩国欧美国产1区| 欧美一级在线视频| 亚洲成人久久影院| 一本色道久久综合亚洲91 | 欧美一区二区三区小说| 夜夜嗨av一区二区三区网页| 丁香桃色午夜亚洲一区二区三区| 日韩精品一区二区三区蜜臀| 丝袜美腿亚洲色图| 欧美日韩免费观看一区三区| 亚洲男人的天堂在线观看| 成人激情综合网站| 中国色在线观看另类| 国产一区不卡在线| 久久蜜桃av一区精品变态类天堂 | 色香蕉成人二区免费| 国产精品国产三级国产aⅴ中文| 国产精品一区三区| 久久亚洲私人国产精品va媚药| 麻豆精品一区二区av白丝在线| 欧美日本韩国一区二区三区视频 | 在线播放欧美女士性生活| 亚洲国产视频在线| 欧美三级电影在线看| 一区二区免费看| 欧美三片在线视频观看| 亚洲午夜免费视频| 欧美福利视频一区| 奇米色一区二区| 日韩欧美国产不卡| 久久99精品久久只有精品| 精品福利一区二区三区| 国产成人在线视频播放| 亚洲国产精品国自产拍av| 9i看片成人免费高清| 亚洲免费观看在线视频| 欧美性xxxxx极品少妇| 日韩二区三区四区| 精品久久久久久久久久久久久久久| 老司机精品视频在线| 精品国产三级a在线观看| 国产成人日日夜夜| 亚洲欧洲美洲综合色网| 欧美在线你懂的| 日本欧美大码aⅴ在线播放| 久久综合九色综合欧美98| 国产99精品国产| 亚洲精品国产一区二区精华液| 欧美亚洲图片小说| 九九九精品视频| 国产精品视频在线看| 欧美最猛性xxxxx直播| 日韩精品每日更新| 国产欧美一二三区| 在线免费不卡视频| 久久成人麻豆午夜电影| 国产精品免费av| 欧美精品粉嫩高潮一区二区| 激情综合五月婷婷| 亚洲色图20p| 欧美电影免费观看高清完整版在 | 欧美日韩一区在线| 精品一区二区日韩| 亚洲日本在线视频观看| 欧美一区二区视频在线观看 | 91影院在线观看| 麻豆91精品91久久久的内涵| 亚洲国产成人在线| 欧美精品久久99久久在免费线| 国产伦精品一区二区三区视频青涩| 国产精品久久久久aaaa樱花 | 亚洲精品国产精华液| 精品日韩一区二区三区免费视频| 成人免费黄色大片| 日韩电影网1区2区| 亚洲欧美综合另类在线卡通| 91精品视频网| 91麻豆.com| 国产精品一区二区三区四区| 亚洲第一福利一区| 久久精品亚洲乱码伦伦中文| 欧美日韩黄色影视| 成人激情开心网| 蜜桃av噜噜一区二区三区小说| 亚洲免费观看高清| 久久免费电影网| 欧美一区二区三区免费观看视频| 国产美女主播视频一区|