亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? box.map.eqn

?? 用vhdl語言編寫的基于FPGA的波形發(fā)生器。對于做實驗需要產(chǎn)生的波形非常有用。
?? EQN
?? 第 1 頁 / 共 5 頁
字號:
-- Copyright (C) 1991-2006 Altera Corporation
-- Your use of Altera Corporation's design tools, logic functions 
-- and other software and tools, and its AMPP partner logic 
-- functions, and any output files any of the foregoing 
-- (including device programming or simulation files), and any 
-- associated documentation or information are expressly subject 
-- to the terms and conditions of the Altera Program License 
-- Subscription Agreement, Altera MegaCore Function License 
-- Agreement, or other applicable license agreement, including, 
-- without limitation, that your use is for the sole purpose of 
-- programming logic devices manufactured by Altera and sold by 
-- Altera or its authorized distributors.  Please refer to the 
-- applicable agreement for further details.
--LB1_q_a[0] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[0]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[0]_PORT_A_data_in = VCC;
LB1_q_a[0]_PORT_A_data_in_reg = DFFE(LB1_q_a[0]_PORT_A_data_in, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_data_in = MB1_ram_rom_data_reg[0];
LB1_q_a[0]_PORT_B_data_in_reg = DFFE(LB1_q_a[0]_PORT_B_data_in, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[0]_PORT_A_address_reg = DFFE(LB1_q_a[0]_PORT_A_address, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[0]_PORT_B_address_reg = DFFE(LB1_q_a[0]_PORT_B_address, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_PORT_A_write_enable = GND;
LB1_q_a[0]_PORT_A_write_enable_reg = DFFE(LB1_q_a[0]_PORT_A_write_enable, LB1_q_a[0]_clock_0, , , );
LB1_q_a[0]_PORT_B_write_enable = MB1L2;
LB1_q_a[0]_PORT_B_write_enable_reg = DFFE(LB1_q_a[0]_PORT_B_write_enable, LB1_q_a[0]_clock_1, , , );
LB1_q_a[0]_clock_0 = NB1__clk0;
LB1_q_a[0]_clock_1 = A1L5;
LB1_q_a[0]_PORT_A_data_out = MEMORY(LB1_q_a[0]_PORT_A_data_in_reg, LB1_q_a[0]_PORT_B_data_in_reg, LB1_q_a[0]_PORT_A_address_reg, LB1_q_a[0]_PORT_B_address_reg, LB1_q_a[0]_PORT_A_write_enable_reg, LB1_q_a[0]_PORT_B_write_enable_reg, , , LB1_q_a[0]_clock_0, LB1_q_a[0]_clock_1, , , , );
LB1_q_a[0] = LB1_q_a[0]_PORT_A_data_out[0];

--LB1_q_b[0] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[0]
LB1_q_b[0]_PORT_A_data_in = VCC;
LB1_q_b[0]_PORT_A_data_in_reg = DFFE(LB1_q_b[0]_PORT_A_data_in, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_data_in = MB1_ram_rom_data_reg[0];
LB1_q_b[0]_PORT_B_data_in_reg = DFFE(LB1_q_b[0]_PORT_B_data_in, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[0]_PORT_A_address_reg = DFFE(LB1_q_b[0]_PORT_A_address, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[0]_PORT_B_address_reg = DFFE(LB1_q_b[0]_PORT_B_address, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_PORT_A_write_enable = GND;
LB1_q_b[0]_PORT_A_write_enable_reg = DFFE(LB1_q_b[0]_PORT_A_write_enable, LB1_q_b[0]_clock_0, , , );
LB1_q_b[0]_PORT_B_write_enable = MB1L2;
LB1_q_b[0]_PORT_B_write_enable_reg = DFFE(LB1_q_b[0]_PORT_B_write_enable, LB1_q_b[0]_clock_1, , , );
LB1_q_b[0]_clock_0 = NB1__clk0;
LB1_q_b[0]_clock_1 = A1L5;
LB1_q_b[0]_PORT_B_data_out = MEMORY(LB1_q_b[0]_PORT_A_data_in_reg, LB1_q_b[0]_PORT_B_data_in_reg, LB1_q_b[0]_PORT_A_address_reg, LB1_q_b[0]_PORT_B_address_reg, LB1_q_b[0]_PORT_A_write_enable_reg, LB1_q_b[0]_PORT_B_write_enable_reg, , , LB1_q_b[0]_clock_0, LB1_q_b[0]_clock_1, , , , );
LB1_q_b[0] = LB1_q_b[0]_PORT_B_data_out[0];


--LB1_q_a[1] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[1]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[1]_PORT_A_data_in = VCC;
LB1_q_a[1]_PORT_A_data_in_reg = DFFE(LB1_q_a[1]_PORT_A_data_in, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_data_in = MB1_ram_rom_data_reg[1];
LB1_q_a[1]_PORT_B_data_in_reg = DFFE(LB1_q_a[1]_PORT_B_data_in, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[1]_PORT_A_address_reg = DFFE(LB1_q_a[1]_PORT_A_address, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[1]_PORT_B_address_reg = DFFE(LB1_q_a[1]_PORT_B_address, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_PORT_A_write_enable = GND;
LB1_q_a[1]_PORT_A_write_enable_reg = DFFE(LB1_q_a[1]_PORT_A_write_enable, LB1_q_a[1]_clock_0, , , );
LB1_q_a[1]_PORT_B_write_enable = MB1L2;
LB1_q_a[1]_PORT_B_write_enable_reg = DFFE(LB1_q_a[1]_PORT_B_write_enable, LB1_q_a[1]_clock_1, , , );
LB1_q_a[1]_clock_0 = NB1__clk0;
LB1_q_a[1]_clock_1 = A1L5;
LB1_q_a[1]_PORT_A_data_out = MEMORY(LB1_q_a[1]_PORT_A_data_in_reg, LB1_q_a[1]_PORT_B_data_in_reg, LB1_q_a[1]_PORT_A_address_reg, LB1_q_a[1]_PORT_B_address_reg, LB1_q_a[1]_PORT_A_write_enable_reg, LB1_q_a[1]_PORT_B_write_enable_reg, , , LB1_q_a[1]_clock_0, LB1_q_a[1]_clock_1, , , , );
LB1_q_a[1] = LB1_q_a[1]_PORT_A_data_out[0];

--LB1_q_b[1] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[1]
LB1_q_b[1]_PORT_A_data_in = VCC;
LB1_q_b[1]_PORT_A_data_in_reg = DFFE(LB1_q_b[1]_PORT_A_data_in, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_data_in = MB1_ram_rom_data_reg[1];
LB1_q_b[1]_PORT_B_data_in_reg = DFFE(LB1_q_b[1]_PORT_B_data_in, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[1]_PORT_A_address_reg = DFFE(LB1_q_b[1]_PORT_A_address, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[1]_PORT_B_address_reg = DFFE(LB1_q_b[1]_PORT_B_address, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_PORT_A_write_enable = GND;
LB1_q_b[1]_PORT_A_write_enable_reg = DFFE(LB1_q_b[1]_PORT_A_write_enable, LB1_q_b[1]_clock_0, , , );
LB1_q_b[1]_PORT_B_write_enable = MB1L2;
LB1_q_b[1]_PORT_B_write_enable_reg = DFFE(LB1_q_b[1]_PORT_B_write_enable, LB1_q_b[1]_clock_1, , , );
LB1_q_b[1]_clock_0 = NB1__clk0;
LB1_q_b[1]_clock_1 = A1L5;
LB1_q_b[1]_PORT_B_data_out = MEMORY(LB1_q_b[1]_PORT_A_data_in_reg, LB1_q_b[1]_PORT_B_data_in_reg, LB1_q_b[1]_PORT_A_address_reg, LB1_q_b[1]_PORT_B_address_reg, LB1_q_b[1]_PORT_A_write_enable_reg, LB1_q_b[1]_PORT_B_write_enable_reg, , , LB1_q_b[1]_clock_0, LB1_q_b[1]_clock_1, , , , );
LB1_q_b[1] = LB1_q_b[1]_PORT_B_data_out[0];


--LB1_q_a[2] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[2]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[2]_PORT_A_data_in = VCC;
LB1_q_a[2]_PORT_A_data_in_reg = DFFE(LB1_q_a[2]_PORT_A_data_in, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_data_in = MB1_ram_rom_data_reg[2];
LB1_q_a[2]_PORT_B_data_in_reg = DFFE(LB1_q_a[2]_PORT_B_data_in, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[2]_PORT_A_address_reg = DFFE(LB1_q_a[2]_PORT_A_address, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[2]_PORT_B_address_reg = DFFE(LB1_q_a[2]_PORT_B_address, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_PORT_A_write_enable = GND;
LB1_q_a[2]_PORT_A_write_enable_reg = DFFE(LB1_q_a[2]_PORT_A_write_enable, LB1_q_a[2]_clock_0, , , );
LB1_q_a[2]_PORT_B_write_enable = MB1L2;
LB1_q_a[2]_PORT_B_write_enable_reg = DFFE(LB1_q_a[2]_PORT_B_write_enable, LB1_q_a[2]_clock_1, , , );
LB1_q_a[2]_clock_0 = NB1__clk0;
LB1_q_a[2]_clock_1 = A1L5;
LB1_q_a[2]_PORT_A_data_out = MEMORY(LB1_q_a[2]_PORT_A_data_in_reg, LB1_q_a[2]_PORT_B_data_in_reg, LB1_q_a[2]_PORT_A_address_reg, LB1_q_a[2]_PORT_B_address_reg, LB1_q_a[2]_PORT_A_write_enable_reg, LB1_q_a[2]_PORT_B_write_enable_reg, , , LB1_q_a[2]_clock_0, LB1_q_a[2]_clock_1, , , , );
LB1_q_a[2] = LB1_q_a[2]_PORT_A_data_out[0];

--LB1_q_b[2] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[2]
LB1_q_b[2]_PORT_A_data_in = VCC;
LB1_q_b[2]_PORT_A_data_in_reg = DFFE(LB1_q_b[2]_PORT_A_data_in, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_data_in = MB1_ram_rom_data_reg[2];
LB1_q_b[2]_PORT_B_data_in_reg = DFFE(LB1_q_b[2]_PORT_B_data_in, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[2]_PORT_A_address_reg = DFFE(LB1_q_b[2]_PORT_A_address, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[2]_PORT_B_address_reg = DFFE(LB1_q_b[2]_PORT_B_address, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_PORT_A_write_enable = GND;
LB1_q_b[2]_PORT_A_write_enable_reg = DFFE(LB1_q_b[2]_PORT_A_write_enable, LB1_q_b[2]_clock_0, , , );
LB1_q_b[2]_PORT_B_write_enable = MB1L2;
LB1_q_b[2]_PORT_B_write_enable_reg = DFFE(LB1_q_b[2]_PORT_B_write_enable, LB1_q_b[2]_clock_1, , , );
LB1_q_b[2]_clock_0 = NB1__clk0;
LB1_q_b[2]_clock_1 = A1L5;
LB1_q_b[2]_PORT_B_data_out = MEMORY(LB1_q_b[2]_PORT_A_data_in_reg, LB1_q_b[2]_PORT_B_data_in_reg, LB1_q_b[2]_PORT_A_address_reg, LB1_q_b[2]_PORT_B_address_reg, LB1_q_b[2]_PORT_A_write_enable_reg, LB1_q_b[2]_PORT_B_write_enable_reg, , , LB1_q_b[2]_clock_0, LB1_q_b[2]_clock_1, , , , );
LB1_q_b[2] = LB1_q_b[2]_PORT_B_data_out[0];


--LB1_q_a[3] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[3]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[3]_PORT_A_data_in = VCC;
LB1_q_a[3]_PORT_A_data_in_reg = DFFE(LB1_q_a[3]_PORT_A_data_in, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_data_in = MB1_ram_rom_data_reg[3];
LB1_q_a[3]_PORT_B_data_in_reg = DFFE(LB1_q_a[3]_PORT_B_data_in, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[3]_PORT_A_address_reg = DFFE(LB1_q_a[3]_PORT_A_address, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[3]_PORT_B_address_reg = DFFE(LB1_q_a[3]_PORT_B_address, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_PORT_A_write_enable = GND;
LB1_q_a[3]_PORT_A_write_enable_reg = DFFE(LB1_q_a[3]_PORT_A_write_enable, LB1_q_a[3]_clock_0, , , );
LB1_q_a[3]_PORT_B_write_enable = MB1L2;
LB1_q_a[3]_PORT_B_write_enable_reg = DFFE(LB1_q_a[3]_PORT_B_write_enable, LB1_q_a[3]_clock_1, , , );
LB1_q_a[3]_clock_0 = NB1__clk0;
LB1_q_a[3]_clock_1 = A1L5;
LB1_q_a[3]_PORT_A_data_out = MEMORY(LB1_q_a[3]_PORT_A_data_in_reg, LB1_q_a[3]_PORT_B_data_in_reg, LB1_q_a[3]_PORT_A_address_reg, LB1_q_a[3]_PORT_B_address_reg, LB1_q_a[3]_PORT_A_write_enable_reg, LB1_q_a[3]_PORT_B_write_enable_reg, , , LB1_q_a[3]_clock_0, LB1_q_a[3]_clock_1, , , , );
LB1_q_a[3] = LB1_q_a[3]_PORT_A_data_out[0];

--LB1_q_b[3] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[3]
LB1_q_b[3]_PORT_A_data_in = VCC;
LB1_q_b[3]_PORT_A_data_in_reg = DFFE(LB1_q_b[3]_PORT_A_data_in, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_data_in = MB1_ram_rom_data_reg[3];
LB1_q_b[3]_PORT_B_data_in_reg = DFFE(LB1_q_b[3]_PORT_B_data_in, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[3]_PORT_A_address_reg = DFFE(LB1_q_b[3]_PORT_A_address, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[3]_PORT_B_address_reg = DFFE(LB1_q_b[3]_PORT_B_address, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_PORT_A_write_enable = GND;
LB1_q_b[3]_PORT_A_write_enable_reg = DFFE(LB1_q_b[3]_PORT_A_write_enable, LB1_q_b[3]_clock_0, , , );
LB1_q_b[3]_PORT_B_write_enable = MB1L2;
LB1_q_b[3]_PORT_B_write_enable_reg = DFFE(LB1_q_b[3]_PORT_B_write_enable, LB1_q_b[3]_clock_1, , , );
LB1_q_b[3]_clock_0 = NB1__clk0;
LB1_q_b[3]_clock_1 = A1L5;
LB1_q_b[3]_PORT_B_data_out = MEMORY(LB1_q_b[3]_PORT_A_data_in_reg, LB1_q_b[3]_PORT_B_data_in_reg, LB1_q_b[3]_PORT_A_address_reg, LB1_q_b[3]_PORT_B_address_reg, LB1_q_b[3]_PORT_A_write_enable_reg, LB1_q_b[3]_PORT_B_write_enable_reg, , , LB1_q_b[3]_clock_0, LB1_q_b[3]_clock_1, , , , );
LB1_q_b[3] = LB1_q_b[3]_PORT_B_data_out[0];


--LB1_q_a[4] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[4]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[4]_PORT_A_data_in = VCC;
LB1_q_a[4]_PORT_A_data_in_reg = DFFE(LB1_q_a[4]_PORT_A_data_in, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_data_in = MB1_ram_rom_data_reg[4];
LB1_q_a[4]_PORT_B_data_in_reg = DFFE(LB1_q_a[4]_PORT_B_data_in, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[4]_PORT_A_address_reg = DFFE(LB1_q_a[4]_PORT_A_address, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[4]_PORT_B_address_reg = DFFE(LB1_q_a[4]_PORT_B_address, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_PORT_A_write_enable = GND;
LB1_q_a[4]_PORT_A_write_enable_reg = DFFE(LB1_q_a[4]_PORT_A_write_enable, LB1_q_a[4]_clock_0, , , );
LB1_q_a[4]_PORT_B_write_enable = MB1L2;
LB1_q_a[4]_PORT_B_write_enable_reg = DFFE(LB1_q_a[4]_PORT_B_write_enable, LB1_q_a[4]_clock_1, , , );
LB1_q_a[4]_clock_0 = NB1__clk0;
LB1_q_a[4]_clock_1 = A1L5;
LB1_q_a[4]_PORT_A_data_out = MEMORY(LB1_q_a[4]_PORT_A_data_in_reg, LB1_q_a[4]_PORT_B_data_in_reg, LB1_q_a[4]_PORT_A_address_reg, LB1_q_a[4]_PORT_B_address_reg, LB1_q_a[4]_PORT_A_write_enable_reg, LB1_q_a[4]_PORT_B_write_enable_reg, , , LB1_q_a[4]_clock_0, LB1_q_a[4]_clock_1, , , , );
LB1_q_a[4] = LB1_q_a[4]_PORT_A_data_out[0];

--LB1_q_b[4] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[4]
LB1_q_b[4]_PORT_A_data_in = VCC;
LB1_q_b[4]_PORT_A_data_in_reg = DFFE(LB1_q_b[4]_PORT_A_data_in, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_data_in = MB1_ram_rom_data_reg[4];
LB1_q_b[4]_PORT_B_data_in_reg = DFFE(LB1_q_b[4]_PORT_B_data_in, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[4]_PORT_A_address_reg = DFFE(LB1_q_b[4]_PORT_A_address, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[4]_PORT_B_address_reg = DFFE(LB1_q_b[4]_PORT_B_address, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_PORT_A_write_enable = GND;
LB1_q_b[4]_PORT_A_write_enable_reg = DFFE(LB1_q_b[4]_PORT_A_write_enable, LB1_q_b[4]_clock_0, , , );
LB1_q_b[4]_PORT_B_write_enable = MB1L2;
LB1_q_b[4]_PORT_B_write_enable_reg = DFFE(LB1_q_b[4]_PORT_B_write_enable, LB1_q_b[4]_clock_1, , , );
LB1_q_b[4]_clock_0 = NB1__clk0;
LB1_q_b[4]_clock_1 = A1L5;
LB1_q_b[4]_PORT_B_data_out = MEMORY(LB1_q_b[4]_PORT_A_data_in_reg, LB1_q_b[4]_PORT_B_data_in_reg, LB1_q_b[4]_PORT_A_address_reg, LB1_q_b[4]_PORT_B_address_reg, LB1_q_b[4]_PORT_A_write_enable_reg, LB1_q_b[4]_PORT_B_write_enable_reg, , , LB1_q_b[4]_clock_0, LB1_q_b[4]_clock_1, , , , );
LB1_q_b[4] = LB1_q_b[4]_PORT_B_data_out[0];


--LB1_q_a[5] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[5]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[5]_PORT_A_data_in = VCC;
LB1_q_a[5]_PORT_A_data_in_reg = DFFE(LB1_q_a[5]_PORT_A_data_in, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_data_in = MB1_ram_rom_data_reg[5];
LB1_q_a[5]_PORT_B_data_in_reg = DFFE(LB1_q_a[5]_PORT_B_data_in, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[5]_PORT_A_address_reg = DFFE(LB1_q_a[5]_PORT_A_address, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[5]_PORT_B_address_reg = DFFE(LB1_q_a[5]_PORT_B_address, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_PORT_A_write_enable = GND;
LB1_q_a[5]_PORT_A_write_enable_reg = DFFE(LB1_q_a[5]_PORT_A_write_enable, LB1_q_a[5]_clock_0, , , );
LB1_q_a[5]_PORT_B_write_enable = MB1L2;
LB1_q_a[5]_PORT_B_write_enable_reg = DFFE(LB1_q_a[5]_PORT_B_write_enable, LB1_q_a[5]_clock_1, , , );
LB1_q_a[5]_clock_0 = NB1__clk0;
LB1_q_a[5]_clock_1 = A1L5;
LB1_q_a[5]_PORT_A_data_out = MEMORY(LB1_q_a[5]_PORT_A_data_in_reg, LB1_q_a[5]_PORT_B_data_in_reg, LB1_q_a[5]_PORT_A_address_reg, LB1_q_a[5]_PORT_B_address_reg, LB1_q_a[5]_PORT_A_write_enable_reg, LB1_q_a[5]_PORT_B_write_enable_reg, , , LB1_q_a[5]_clock_0, LB1_q_a[5]_clock_1, , , , );
LB1_q_a[5] = LB1_q_a[5]_PORT_A_data_out[0];

--LB1_q_b[5] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[5]
LB1_q_b[5]_PORT_A_data_in = VCC;
LB1_q_b[5]_PORT_A_data_in_reg = DFFE(LB1_q_b[5]_PORT_A_data_in, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_data_in = MB1_ram_rom_data_reg[5];
LB1_q_b[5]_PORT_B_data_in_reg = DFFE(LB1_q_b[5]_PORT_B_data_in, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_b[5]_PORT_A_address_reg = DFFE(LB1_q_b[5]_PORT_A_address, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_b[5]_PORT_B_address_reg = DFFE(LB1_q_b[5]_PORT_B_address, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_PORT_A_write_enable = GND;
LB1_q_b[5]_PORT_A_write_enable_reg = DFFE(LB1_q_b[5]_PORT_A_write_enable, LB1_q_b[5]_clock_0, , , );
LB1_q_b[5]_PORT_B_write_enable = MB1L2;
LB1_q_b[5]_PORT_B_write_enable_reg = DFFE(LB1_q_b[5]_PORT_B_write_enable, LB1_q_b[5]_clock_1, , , );
LB1_q_b[5]_clock_0 = NB1__clk0;
LB1_q_b[5]_clock_1 = A1L5;
LB1_q_b[5]_PORT_B_data_out = MEMORY(LB1_q_b[5]_PORT_A_data_in_reg, LB1_q_b[5]_PORT_B_data_in_reg, LB1_q_b[5]_PORT_A_address_reg, LB1_q_b[5]_PORT_B_address_reg, LB1_q_b[5]_PORT_A_write_enable_reg, LB1_q_b[5]_PORT_B_write_enable_reg, , , LB1_q_b[5]_clock_0, LB1_q_b[5]_clock_1, , , , );
LB1_q_b[5] = LB1_q_b[5]_PORT_B_data_out[0];


--LB1_q_a[6] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_a[6]
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 1, Port B Depth: 256, Port B Width: 1
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
LB1_q_a[6]_PORT_A_data_in = VCC;
LB1_q_a[6]_PORT_A_data_in_reg = DFFE(LB1_q_a[6]_PORT_A_data_in, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_data_in = MB1_ram_rom_data_reg[6];
LB1_q_a[6]_PORT_B_data_in_reg = DFFE(LB1_q_a[6]_PORT_B_data_in, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_PORT_A_address = BUS(Q1[0], Q1[1], Q1[2], Q1[3], Q1[4], Q1[5], Q1[6], Q1[7]);
LB1_q_a[6]_PORT_A_address_reg = DFFE(LB1_q_a[6]_PORT_A_address, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_address = BUS(MB1_ram_rom_addr_reg[0], MB1_ram_rom_addr_reg[1], MB1_ram_rom_addr_reg[2], MB1_ram_rom_addr_reg[3], MB1_ram_rom_addr_reg[4], MB1_ram_rom_addr_reg[5], MB1_ram_rom_addr_reg[6], MB1_ram_rom_addr_reg[7]);
LB1_q_a[6]_PORT_B_address_reg = DFFE(LB1_q_a[6]_PORT_B_address, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_PORT_A_write_enable = GND;
LB1_q_a[6]_PORT_A_write_enable_reg = DFFE(LB1_q_a[6]_PORT_A_write_enable, LB1_q_a[6]_clock_0, , , );
LB1_q_a[6]_PORT_B_write_enable = MB1L2;
LB1_q_a[6]_PORT_B_write_enable_reg = DFFE(LB1_q_a[6]_PORT_B_write_enable, LB1_q_a[6]_clock_1, , , );
LB1_q_a[6]_clock_0 = NB1__clk0;
LB1_q_a[6]_clock_1 = A1L5;
LB1_q_a[6]_PORT_A_data_out = MEMORY(LB1_q_a[6]_PORT_A_data_in_reg, LB1_q_a[6]_PORT_B_data_in_reg, LB1_q_a[6]_PORT_A_address_reg, LB1_q_a[6]_PORT_B_address_reg, LB1_q_a[6]_PORT_A_write_enable_reg, LB1_q_a[6]_PORT_B_write_enable_reg, , , LB1_q_a[6]_clock_0, LB1_q_a[6]_clock_1, , , , );
LB1_q_a[6] = LB1_q_a[6]_PORT_A_data_out[0];

--LB1_q_b[6] is allwave:u1|altsyncram:altsyncram_component|altsyncram_dpu:auto_generated|altsyncram_sfa2:altsyncram1|q_b[6]

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲欧美影音先锋| 国产69精品久久777的优势| 久久国产精品第一页| 91日韩精品一区| 久久综合狠狠综合久久激情 | 日韩主播视频在线| 成人深夜视频在线观看| 欧美成人a∨高清免费观看| 亚洲免费大片在线观看| 成人性色生活片| 精品国产一区二区三区久久影院| 亚洲国产另类av| 一本大道av一区二区在线播放| 亚洲精品一区二区三区在线观看| 日韩黄色免费网站| 欧美狂野另类xxxxoooo| 亚洲一区二区三区在线看| av在线综合网| 亚洲图片欧美激情| 91免费视频网址| 亚洲人成影院在线观看| 成人性生交大片| 国产精品三级av在线播放| 国产成人无遮挡在线视频| 久久网站最新地址| 国产原创一区二区| 久久免费午夜影院| 国产成人在线看| 国产免费久久精品| 成人国产精品免费观看| 亚洲天堂久久久久久久| 日本韩国欧美一区| 亚洲精品成人少妇| 欧美三级电影在线观看| 午夜精品久久久久久久久| 欧美日韩一区二区三区四区| 午夜国产不卡在线观看视频| 8x福利精品第一导航| 日韩av不卡一区二区| 日韩欧美www| 国产精品亚洲第一区在线暖暖韩国| 欧美变态凌虐bdsm| 国产精品一区免费在线观看| 中文字幕精品—区二区四季| 岛国精品在线播放| 一区二区三区国产精华| 678五月天丁香亚洲综合网| 麻豆精品国产传媒mv男同| 国产色爱av资源综合区| 色综合久久中文字幕| 亚洲高清不卡在线观看| 精品蜜桃在线看| jlzzjlzz国产精品久久| 亚洲福中文字幕伊人影院| 欧美一区二区三区免费大片| 国产一区视频导航| 亚洲女人****多毛耸耸8| 777奇米成人网| 国产精品白丝jk白祙喷水网站 | 波波电影院一区二区三区| 亚洲男同1069视频| 日韩午夜中文字幕| www.亚洲免费av| 日日摸夜夜添夜夜添精品视频| 久久久久久免费网| 欧美性大战久久久久久久| 国产在线精品一区在线观看麻豆| 亚洲视频免费在线观看| 欧美一区二视频| av在线不卡免费看| 久久超级碰视频| 亚洲乱码日产精品bd| 精品欧美黑人一区二区三区| 日本久久一区二区三区| 精东粉嫩av免费一区二区三区| 自拍av一区二区三区| 26uuu国产电影一区二区| 色香色香欲天天天影视综合网| 六月丁香婷婷久久| 亚洲一二三区在线观看| 国产欧美精品一区aⅴ影院 | 午夜精品国产更新| 日本一区二区免费在线| 欧美一级久久久| 在线观看亚洲成人| 岛国av在线一区| 国精产品一区一区三区mba视频 | 麻豆极品一区二区三区| 亚洲成人一区二区在线观看| 亚洲欧洲无码一区二区三区| 精品久久久久久久久久久院品网 | 午夜免费欧美电影| 亚洲欧美日韩国产中文在线| 国产三区在线成人av| 5858s免费视频成人| 欧美中文字幕一区二区三区| 91在线一区二区三区| 国产精品69毛片高清亚洲| 麻豆91在线观看| 日本免费在线视频不卡一不卡二| 一区二区三区在线观看网站| 中文字幕亚洲电影| 中文字幕在线不卡一区| 国产欧美一区二区三区沐欲| 精品国产伦一区二区三区免费 | 色猫猫国产区一区二在线视频| 国产91丝袜在线观看| 韩国av一区二区三区| 精品一区二区久久久| 紧缚奴在线一区二区三区| 免播放器亚洲一区| 丝袜美腿一区二区三区| 日日欢夜夜爽一区| 美国十次综合导航| 韩国三级在线一区| 国产一区二区看久久| 国产黄色成人av| 成人久久18免费网站麻豆 | 国产精品久久久久影视| 欧美精彩视频一区二区三区| 国产网站一区二区| 国产精品久久久久久久久免费相片| 国产精品欧美综合在线| 中文字幕日韩欧美一区二区三区| 日韩伦理电影网| 亚洲高清免费观看 | 久久综合九色欧美综合狠狠| 精品对白一区国产伦| 欧美国产综合色视频| 1000精品久久久久久久久| 夜夜亚洲天天久久| 日韩av在线发布| 国产黄色成人av| 91视频精品在这里| 69堂精品视频| 久久精品综合网| 一区二区三区在线视频观看58| 亚洲成人综合视频| 国产精品中文字幕日韩精品| 97国产一区二区| 欧美一区二区私人影院日本| 久久―日本道色综合久久| 国产精品盗摄一区二区三区| 午夜久久电影网| 国产91露脸合集magnet| 欧美在线一二三| 久久天堂av综合合色蜜桃网| 亚洲人xxxx| 久久精品999| 91农村精品一区二区在线| 日韩一区二区麻豆国产| 国产精品第五页| 麻豆91精品视频| 99精品国产99久久久久久白柏| 91精品国产色综合久久久蜜香臀| 欧美激情中文字幕一区二区| 亚洲一区二区av电影| 国产成人综合亚洲91猫咪| 欧美男人的天堂一二区| 欧美激情在线观看视频免费| 五月天激情综合| jvid福利写真一区二区三区| 欧美一区二区播放| 亚洲一区二区三区自拍| 国产成人精品免费网站| 欧美一区二区视频在线观看| 亚洲色图色小说| 国产大陆精品国产| 日韩欧美一区在线观看| 亚洲国产成人av网| 91蝌蚪porny| 日本一区二区免费在线| 极品销魂美女一区二区三区| 欧美三级韩国三级日本一级| 中文字幕制服丝袜成人av| 国产一区二区不卡在线| 91精品久久久久久蜜臀| 一区二区三区中文在线观看| 成人一区二区三区中文字幕| 26uuu久久天堂性欧美| 视频一区中文字幕| 欧美三级电影网站| 一区二区三区久久久| 一本到三区不卡视频| 一区在线播放视频| 国产成人啪免费观看软件| 欧美成人精品1314www| 免费在线观看日韩欧美| 91.com在线观看| 日韩福利电影在线观看| 欧美剧情片在线观看| 亚洲不卡一区二区三区| 欧美怡红院视频| 夜夜揉揉日日人人青青一国产精品| 91网站在线播放| 一区二区成人在线视频| 色94色欧美sute亚洲线路一ni| 亚洲三级小视频| 91久久精品日日躁夜夜躁欧美| 亚洲日韩欧美一区二区在线|