亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart1.v

?? 基于NIOS的CF卡應用(包括了軟件和硬件),ALTERA的IP庫中只提供了底層的硬件寄存器描述頭文件.這是個基于IP核HAL的軟件,以及相應的硬件設計示例.
?? V
?? 第 1 頁 / 共 3 頁
字號:
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module uart1_log_module (
                          // inputs:
                           clk,
                           data,
                           strobe,
                           valid
                        );

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_cf_2c35/std_2C35_sim/uart1_log_module.txt");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 // Send \n (linefeed) instead of \r (^M, Carriage Return)...
         $fwrite (text_handle, "%s", ((data == 8'hd) ? 8'ha : data));
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module uart1_tx (
                  // inputs:
                   baud_divisor,
                   begintransfer,
                   clk,
                   clk_en,
                   do_force_break,
                   reset_n,
                   status_wr_strobe,
                   tx_data,
                   tx_wr_strobe,

                  // outputs:
                   tx_overrun,
                   tx_ready,
                   tx_shift_empty,
                   txd
                );

  output           tx_overrun;
  output           tx_ready;
  output           tx_shift_empty;
  output           txd;
  input   [  9: 0] baud_divisor;
  input            begintransfer;
  input            clk;
  input            clk_en;
  input            do_force_break;
  input            reset_n;
  input            status_wr_strobe;
  input   [  7: 0] tx_data;
  input            tx_wr_strobe;

  reg              baud_clk_en;
  reg     [  9: 0] baud_rate_counter;
  wire             baud_rate_counter_is_zero;
  reg              do_load_shifter;
  wire             do_shift;
  reg              pre_txd;
  wire             shift_done;
  wire    [  9: 0] tx_load_val;
  reg              tx_overrun;
  reg              tx_ready;
  reg              tx_shift_empty;
  wire             tx_shift_reg_out;
  wire    [  9: 0] tx_shift_register_contents;
  wire             tx_wr_strobe_onset;
  reg              txd;
  wire    [  9: 0] unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in;
  reg     [  9: 0] unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;
  assign tx_wr_strobe_onset = tx_wr_strobe && begintransfer;
  assign tx_load_val = {{1 {1'b1}},
    tx_data,
    1'b0};

  assign shift_done = ~(|tx_shift_register_contents);
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          do_load_shifter <= 0;
      else if (clk_en)
          do_load_shifter <= (~tx_ready) && shift_done;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_ready <= 1'b1;
      else if (clk_en)
          if (tx_wr_strobe_onset)
              tx_ready <= 0;
          else if (do_load_shifter)
              tx_ready <= -1;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_overrun <= 0;
      else if (clk_en)
          if (status_wr_strobe)
              tx_overrun <= 0;
          else if (~tx_ready && tx_wr_strobe_onset)
              tx_overrun <= -1;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_shift_empty <= 1'b1;
      else if (clk_en)
          tx_shift_empty <= tx_ready && shift_done;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          baud_rate_counter <= 0;
      else if (clk_en)
          if (baud_rate_counter_is_zero || do_load_shifter)
              baud_rate_counter <= baud_divisor;
          else 
            baud_rate_counter <= baud_rate_counter - 1;
    end


  assign baud_rate_counter_is_zero = baud_rate_counter == 0;
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          baud_clk_en <= 0;
      else if (clk_en)
          baud_clk_en <= baud_rate_counter_is_zero;
    end


  assign do_shift = baud_clk_en  && 
    (~shift_done) && 
    (~do_load_shifter);

  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          pre_txd <= 1;
      else if (~shift_done)
          pre_txd <= tx_shift_reg_out;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          txd <= 1;
      else if (clk_en)
          txd <= pre_txd & ~do_force_break;
    end


  //_reg, which is an e_register
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out <= 0;
      else if (clk_en)
          unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out <= unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in;
    end


  assign unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in = (do_load_shifter)? tx_load_val :
    (do_shift)? {1'b0,
    unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out[9 : 1]} :
    unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;

  assign tx_shift_register_contents = unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;
  assign tx_shift_reg_out = unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out[0];


endmodule


module uart1_rx_stimulus_source_character_source_rom_module (
                                                              // inputs:
                                                               clk,
                                                               incr_addr,
                                                               reset_n,

                                                              // outputs:
                                                               new_rom,
                                                               q,
                                                               safe
                                                            );

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 10: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [1023: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end


   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_cf_2c35/std_2C35_sim/uart1_input_data_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("C:/designs/cf_tests/to_nios_forum/std_cf_2c35/std_2C35_sim/uart1_input_data_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemh("C:/designs/cf_tests/to_nios_forum/std_cf_2c35/std_2C35_sim/uart1_input_data_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module uart1_rx_stimulus_source (
                                  // inputs:
                                   baud_divisor,
                                   clk,
                                   clk_en,
                                   reset_n,
                                   rx_char_ready,
                                   rxd,

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美区在线观看| 成人污视频在线观看| 国产农村妇女毛片精品久久麻豆 | 国产成人精品1024| 亚洲乱码国产乱码精品精的特点 | 亚洲欧美日韩小说| 日韩欧美激情在线| 欧美性感一类影片在线播放| 国产乱人伦偷精品视频不卡| 午夜精品久久久久久久蜜桃app| 久久久亚洲精品一区二区三区| 欧美色中文字幕| 成人免费黄色在线| 蜜桃91丨九色丨蝌蚪91桃色| 一区二区三区四区不卡在线 | 曰韩精品一区二区| 久久久久久麻豆| 日韩欧美国产电影| 一区二区三区在线视频观看58| 国产亚洲一区二区三区在线观看| 欧美色图第一页| 91一区在线观看| 国内精品伊人久久久久影院对白| 亚洲www啪成人一区二区麻豆| 国产精品福利影院| 久久午夜电影网| 日韩精品一区二区三区swag | 亚洲三级电影网站| 国产色婷婷亚洲99精品小说| 精品国产免费人成在线观看| 日韩一区和二区| 欧美日本乱大交xxxxx| 在线欧美小视频| 日本高清视频一区二区| 91丨porny丨蝌蚪视频| 成人综合日日夜夜| 成人一区二区在线观看| 国产aⅴ精品一区二区三区色成熟| 乱一区二区av| 男人的天堂亚洲一区| 午夜不卡av在线| 人人狠狠综合久久亚洲| 偷拍与自拍一区| 美女尤物国产一区| 久久99精品国产.久久久久久| 美女视频网站黄色亚洲| 麻豆成人av在线| 国产一区二区调教| 国产成人精品三级| 91色综合久久久久婷婷| 91欧美一区二区| 欧美无人高清视频在线观看| 欧美视频在线一区| 欧美午夜精品免费| 欧美一区二区网站| 日韩三级在线观看| 精品国产成人在线影院| 久久久国产综合精品女国产盗摄| 精品日韩成人av| 久久久久久久综合狠狠综合| 久久久久久免费| 精品国产乱码久久久久久图片 | 国产精品久久久久久久午夜片| 国产精品久久久久久福利一牛影视| 日韩一区中文字幕| 性感美女极品91精品| 激情综合五月婷婷| fc2成人免费人成在线观看播放| 99久久伊人网影院| 欧美久久久一区| 久久精品夜夜夜夜久久| 一区二区在线观看不卡| 青青草伊人久久| 粉嫩aⅴ一区二区三区四区| 欧美最新大片在线看| 蜜桃一区二区三区在线观看| 国产一二三精品| 91免费国产在线| 欧美一区二区三区小说| 欧美极品xxx| 亚洲一区二区黄色| 国产麻豆一精品一av一免费| 色综合色综合色综合| 欧美一级片在线观看| 国产精品电影院| 青青国产91久久久久久| 91亚洲精品乱码久久久久久蜜桃 | 久久蜜桃av一区精品变态类天堂| 亚洲视频在线一区观看| 久久99精品国产麻豆不卡| 色屁屁一区二区| 久久亚洲综合色一区二区三区| 一区二区三区免费在线观看| 国产一区中文字幕| 欧美高清精品3d| 自拍偷在线精品自拍偷无码专区 | 亚洲精品成人少妇| 国产一区二区精品久久91| 欧美伊人久久久久久午夜久久久久| www日韩大片| 午夜精品福利在线| 99视频精品全部免费在线| 精品国产一区二区三区av性色| 一区二区三区欧美久久| 成人精品亚洲人成在线| 日韩欧美的一区| 日韩一区精品字幕| 91亚洲午夜精品久久久久久| 久久久午夜电影| 蜜桃免费网站一区二区三区| 色婷婷久久综合| 国产精品热久久久久夜色精品三区| 麻豆免费看一区二区三区| 欧美日韩精品一区二区三区蜜桃 | 亚洲一区二区精品久久av| 成人免费视频一区二区| 精品国产一区二区三区不卡| 日韩精品电影一区亚洲| 在线视频欧美精品| 亚洲天堂成人在线观看| 国产91在线|亚洲| 久久久国产一区二区三区四区小说| 奇米精品一区二区三区在线观看| 欧美揉bbbbb揉bbbbb| 亚洲精品第1页| 一本一道久久a久久精品| 国产精品剧情在线亚洲| 成人美女视频在线看| 中文字幕日韩欧美一区二区三区| 国产不卡在线视频| 久久久久久久久久久久久女国产乱 | 欧美日韩一区三区四区| 亚洲人成精品久久久久久| 99久免费精品视频在线观看| 中文字幕亚洲综合久久菠萝蜜| 不卡免费追剧大全电视剧网站| 国产精品视频一二三| 成人在线视频一区二区| 中文字幕不卡在线观看| 成人永久看片免费视频天堂| 国产精品热久久久久夜色精品三区| 波多野结衣中文一区| 中文字幕在线一区二区三区| 91在线一区二区| 亚洲在线观看免费| 欧美色图第一页| 日本网站在线观看一区二区三区| 欧美一区二区在线免费播放| 久久91精品久久久久久秒播| 久久久综合九色合综国产精品| 国产成人av一区二区三区在线 | 亚洲一区在线观看网站| 欧美日韩一级二级| 日韩av一二三| 久久精品夜色噜噜亚洲a∨| 99在线热播精品免费| 一区二区三区蜜桃| 欧美日韩国产三级| 蜜臀va亚洲va欧美va天堂| 欧美电影免费提供在线观看| 粉嫩aⅴ一区二区三区四区五区| 亚洲免费av观看| 欧美肥妇毛茸茸| 国产一区二区三区高清播放| 椎名由奈av一区二区三区| 欧美日韩一区二区在线视频| 久久精品国产网站| 国产精品青草久久| 欧美日韩高清一区二区不卡| 韩国三级中文字幕hd久久精品| 亚洲国产高清aⅴ视频| 在线观看欧美日本| 紧缚捆绑精品一区二区| 亚洲三级在线观看| 日韩一卡二卡三卡国产欧美| 高清不卡一区二区在线| 亚洲午夜视频在线| 久久亚洲春色中文字幕久久久| 99精品久久99久久久久| 日韩福利电影在线| 中文字幕日韩欧美一区二区三区| 欧美日韩成人一区| 成人精品国产一区二区4080| 午夜婷婷国产麻豆精品| 国产欧美久久久精品影院| 欧美私人免费视频| 岛国av在线一区| 日韩专区一卡二卡| 国产精品久久福利| 日韩一区二区三区视频在线| 91在线无精精品入口| 黑人巨大精品欧美一区| 亚洲一区日韩精品中文字幕| 中文字幕免费一区| 日韩欧美一区二区在线视频| 91在线免费视频观看| 国产一区在线精品| 午夜av区久久| 亚洲免费观看高清| 国产精品午夜在线|