亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jtag_uart.v

?? 基于NIOS的CF卡應用(包括了軟件和硬件),ALTERA的IP庫中只提供了底層的硬件寄存器描述頭文件.這是個基于IP核HAL的軟件,以及相應的硬件設計示例.
?? V
?? 第 1 頁 / 共 2 頁
字號:
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module jtag_uart_log_module (
                              // inputs:
                               clk,
                               data,
                               strobe,
                               valid
                            );

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_1c20/std_1c20_sim/jtag_uart_output_stream.dat");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 $fwrite (text_handle, "%b\n", data);
          // echo raw binary strings to file as ascii to screen
         $write("%s", ((data == 8'hd) ? 8'ha : data));
                     
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_sim_scfifo_w (
                                // inputs:
                                 clk,
                                 fifo_wdata,
                                 fifo_wr,

                                // outputs:
                                 fifo_FF,
                                 r_dat,
                                 wfifo_empty,
                                 wfifo_used
                              );

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  5: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  5: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_log, which is an e_log
  jtag_uart_log_module jtag_uart_log
    (
      .clk    (clk),
      .data   (fifo_wdata),
      .strobe (fifo_wr),
      .valid  (fifo_wr)
    );

  assign wfifo_used = {6{1'b0}};
  assign r_dat = {8{1'b0}};
  assign fifo_FF = 1'b0;
  assign wfifo_empty = 1'b1;

//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_scfifo_w (
                            // inputs:
                             clk,
                             fifo_wdata,
                             fifo_wr,
                             rd_wfifo,

                            // outputs:
                             fifo_FF,
                             r_dat,
                             wfifo_empty,
                             wfifo_used
                          );

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  5: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;
  input            rd_wfifo;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  5: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  jtag_uart_sim_scfifo_w the_jtag_uart_sim_scfifo_w
    (
      .clk         (clk),
      .fifo_FF     (fifo_FF),
      .fifo_wdata  (fifo_wdata),
      .fifo_wr     (fifo_wr),
      .r_dat       (r_dat),
      .wfifo_empty (wfifo_empty),
      .wfifo_used  (wfifo_used)
    );


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on
//synthesis read_comments_as_HDL on
//  scfifo wfifo
//    (
//      .clock (clk),
//      .data (fifo_wdata),
//      .empty (wfifo_empty),
//      .full (fifo_FF),
//      .q (r_dat),
//      .rdreq (rd_wfifo),
//      .usedw (wfifo_used),
//      .wrreq (fifo_wr)
//    );
//
//  defparam wfifo.lpm_hint = "RAM_BLOCK_TYPE=AUTO",
//           wfifo.lpm_numwords = 64,
//           wfifo.lpm_showahead = "OFF",
//           wfifo.lpm_type = "scfifo",
//           wfifo.lpm_width = 8,
//           wfifo.lpm_widthu = 6,
//           wfifo.overflow_checking = "OFF",
//           wfifo.underflow_checking = "OFF",
//           wfifo.use_eab = "ON";
//
//synthesis read_comments_as_HDL off


endmodule


module jtag_uart_drom_module (
                               // inputs:
                                clk,
                                incr_addr,
                                reset_n,

                               // outputs:
                                new_rom,
                                num_bytes,
                                q,
                                safe
                             );

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [ 31: 0] num_bytes;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 11: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [2047: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  wire    [ 31: 0] num_bytes;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end



   assign     num_bytes = mutex[1];
                   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_1c20/std_1c20_sim/jtag_uart_input_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("C:/designs/cf_tests/to_nios_forum/std_1c20/std_1c20_sim/jtag_uart_input_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemb("C:/designs/cf_tests/to_nios_forum/std_1c20/std_1c20_sim/jtag_uart_input_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_sim_scfifo_r (
                                // inputs:
                                 clk,
                                 fifo_rd,
                                 rst_n,

                                // outputs:
                                 fifo_EF,
                                 fifo_rdata,
                                 rfifo_full,
                                 rfifo_used
                              );

  output           fifo_EF;
  output  [  7: 0] fifo_rdata;
  output           rfifo_full;
  output  [  5: 0] rfifo_used;
  input            clk;
  input            fifo_rd;
  input            rst_n;

  reg     [ 31: 0] bytes_left;
  wire             fifo_EF;
  reg              fifo_rd_d;
  wire    [  7: 0] fifo_rdata;
  wire             new_rom;
  wire    [ 31: 0] num_bytes;
  wire    [  6: 0] rfifo_entries;
  wire             rfifo_full;
  wire    [  5: 0] rfifo_used;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_drom, which is an e_drom
  jtag_uart_drom_module jtag_uart_drom
    (
      .clk       (clk),
      .incr_addr (fifo_rd_d),
      .new_rom   (new_rom),

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色爱区综合激月婷婷| 色哟哟精品一区| av在线免费不卡| 一本大道久久a久久综合| 欧美一级一级性生活免费录像| 久久嫩草精品久久久久| 亚洲在线视频一区| 国产麻豆精品久久一二三| 欧美性猛交xxxx黑人交| 亚洲精品在线观| 午夜精品国产更新| 成人免费毛片a| 久久综合色一综合色88| 亚洲成人av一区二区三区| 欧美无乱码久久久免费午夜一区| 欧美高清性hdvideosex| 亚洲丝袜精品丝袜在线| 国内偷窥港台综合视频在线播放| 欧美日本在线一区| 亚洲自拍偷拍欧美| 91麻豆精品在线观看| 国产婷婷一区二区| 久久99精品国产.久久久久久 | 91视频观看免费| 久久免费看少妇高潮| 久久精品国产一区二区三区免费看| 在线区一区二视频| 亚洲欧美色图小说| 99re热这里只有精品视频| 中文字幕av一区二区三区| 国产美女精品在线| 国产日本欧美一区二区| 国产精品18久久久久久久久 | 国产视频911| 国产成人亚洲综合a∨猫咪| 久久综合九色综合97婷婷女人| 亚洲va欧美va国产va天堂影院| 91国偷自产一区二区三区观看 | 亚洲男人电影天堂| 91黄色激情网站| jizzjizzjizz欧美| 欧美日韩精品高清| 亚洲地区一二三色| 欧美日韩一区二区三区在线| 亚洲一区二区三区四区在线| 色综合天天做天天爱| 最新国产の精品合集bt伙计| 色先锋资源久久综合| 一区二区三区四区视频精品免费 | 亚洲国产精品国自产拍av| 懂色av一区二区三区蜜臀 | 久久无码av三级| 国产精品自拍在线| 亚洲日本乱码在线观看| 欧美日韩在线一区二区| 免费不卡在线观看| 国产欧美精品一区二区色综合| 豆国产96在线|亚洲| 亚洲自拍偷拍九九九| 8v天堂国产在线一区二区| 国产在线精品不卡| 亚洲欧美日韩国产中文在线| 欧美片网站yy| 国产精品69毛片高清亚洲| 自拍偷拍欧美精品| 欧美一区二区三区在线看| 国产寡妇亲子伦一区二区| 亚洲综合色区另类av| 精品成人一区二区| 色一情一乱一乱一91av| 久久99精品久久久| 亚洲精品日韩专区silk| 日韩欧美的一区| 99久久精品免费观看| 日韩影院在线观看| 国产精品欧美久久久久无广告 | av在线综合网| 亚洲国产精品精华液ab| 色94色欧美sute亚洲线路一久 | 老司机午夜精品| 国产精品天美传媒| 丰满亚洲少妇av| 亚洲欧美色图小说| 亚洲成av人片在线观看| 91蜜桃婷婷狠狠久久综合9色| 婷婷亚洲久悠悠色悠在线播放| 国产天堂亚洲国产碰碰| 欧美一级在线视频| 欧美性猛片xxxx免费看久爱| 国产福利91精品一区二区三区| 亚洲成a人片在线不卡一二三区| 中文字幕乱码一区二区免费| 日韩欧美一级二级三级| 欧美高清激情brazzers| 91美女在线看| 成人av电影在线| 国产精品91一区二区| 琪琪一区二区三区| 亚洲成人动漫一区| 一级日本不卡的影视| 亚洲天堂av一区| 中文字幕精品—区二区四季| 亚洲精品一区二区在线观看| 91精品欧美综合在线观看最新| 99精品久久久久久| 国产麻豆91精品| 狠狠色狠狠色综合| 精品在线一区二区| 开心九九激情九九欧美日韩精美视频电影 | 国产一区二区剧情av在线| 亚洲123区在线观看| 亚洲午夜久久久久久久久电影院| 国产精品每日更新| 日本一区二区三区在线不卡| 久久久三级国产网站| 久久久久久电影| 国产欧美日韩激情| 国产欧美日韩在线观看| 欧美国产日韩在线观看| 国产精品美日韩| 国产精品国产a| 国产色91在线| 亚洲天天做日日做天天谢日日欢| 国产精品私房写真福利视频| 国产精品热久久久久夜色精品三区| 中文字幕中文字幕一区二区| 亚洲婷婷综合久久一本伊一区| 亚洲精品国产一区二区三区四区在线 | 亚洲1区2区3区4区| 午夜精品一区二区三区三上悠亚| 亚洲不卡一区二区三区| 久久av资源网| 风间由美一区二区三区在线观看 | 蜜桃av一区二区在线观看| 久久精品久久精品| 国产成+人+日韩+欧美+亚洲| 岛国精品在线播放| 色狠狠av一区二区三区| 在线免费精品视频| 欧美一区二区三区四区视频| 久久综合九色综合欧美98| 欧美日韩高清一区| 国产精品中文欧美| 成人在线综合网| 欧美伊人久久大香线蕉综合69| 欧美午夜影院一区| 99国产欧美久久久精品| 精品视频一区三区九区| 日韩一二在线观看| 国产日本欧美一区二区| 亚洲精品免费电影| 韩国女主播成人在线观看| 99久久久国产精品| 69堂精品视频| 国产精品二三区| 日韩和的一区二区| 成人毛片老司机大片| 欧美日韩国产123区| 国产日产亚洲精品系列| 亚洲国产精品久久久久秋霞影院| 激情欧美日韩一区二区| 欧美视频在线不卡| 久久九九全国免费| 天天亚洲美女在线视频| 国产精品自产自拍| 91精品国产aⅴ一区二区| 亚洲欧洲色图综合| 韩国三级中文字幕hd久久精品| 色狠狠av一区二区三区| 久久久精品国产免大香伊| 亚洲图片有声小说| 成年人网站91| 国产亚洲综合在线| 奇米精品一区二区三区在线观看| 91在线视频18| 国产精品少妇自拍| 国产综合成人久久大片91| 91麻豆精品国产| 亚洲国产日韩一区二区| 99re视频这里只有精品| 中文字幕成人av| 国内一区二区在线| 日韩三级视频在线观看| 亚洲午夜视频在线| 91久久精品一区二区三| 中文字幕日韩av资源站| 成人教育av在线| 久久久久国产一区二区三区四区 | 精品不卡在线视频| 天天av天天翘天天综合网色鬼国产 | 国产精品盗摄一区二区三区| 国产综合成人久久大片91| 精品日韩成人av| 麻豆精品一区二区综合av| 欧美挠脚心视频网站| 亚洲成人自拍一区| 欧美日韩一区二区在线观看视频| 亚洲精选免费视频| 欧美性猛片xxxx免费看久爱| 一级精品视频在线观看宜春院|