亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jtag_uart.v

?? 基于NIOS的CF卡應用(包括了軟件和硬件),ALTERA的IP庫中只提供了底層的硬件寄存器描述頭文件.這是個基于IP核HAL的軟件,以及相應的硬件設計示例.
?? V
?? 第 1 頁 / 共 2 頁
字號:
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module jtag_uart_log_module (
                              // inputs:
                               clk,
                               data,
                               strobe,
                               valid
                            );

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_1c20/std_1c20_sim/jtag_uart_output_stream.dat");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 $fwrite (text_handle, "%b\n", data);
          // echo raw binary strings to file as ascii to screen
         $write("%s", ((data == 8'hd) ? 8'ha : data));
                     
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_sim_scfifo_w (
                                // inputs:
                                 clk,
                                 fifo_wdata,
                                 fifo_wr,

                                // outputs:
                                 fifo_FF,
                                 r_dat,
                                 wfifo_empty,
                                 wfifo_used
                              );

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  5: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  5: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_log, which is an e_log
  jtag_uart_log_module jtag_uart_log
    (
      .clk    (clk),
      .data   (fifo_wdata),
      .strobe (fifo_wr),
      .valid  (fifo_wr)
    );

  assign wfifo_used = {6{1'b0}};
  assign r_dat = {8{1'b0}};
  assign fifo_FF = 1'b0;
  assign wfifo_empty = 1'b1;

//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_scfifo_w (
                            // inputs:
                             clk,
                             fifo_wdata,
                             fifo_wr,
                             rd_wfifo,

                            // outputs:
                             fifo_FF,
                             r_dat,
                             wfifo_empty,
                             wfifo_used
                          );

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  5: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;
  input            rd_wfifo;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  5: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  jtag_uart_sim_scfifo_w the_jtag_uart_sim_scfifo_w
    (
      .clk         (clk),
      .fifo_FF     (fifo_FF),
      .fifo_wdata  (fifo_wdata),
      .fifo_wr     (fifo_wr),
      .r_dat       (r_dat),
      .wfifo_empty (wfifo_empty),
      .wfifo_used  (wfifo_used)
    );


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on
//synthesis read_comments_as_HDL on
//  scfifo wfifo
//    (
//      .clock (clk),
//      .data (fifo_wdata),
//      .empty (wfifo_empty),
//      .full (fifo_FF),
//      .q (r_dat),
//      .rdreq (rd_wfifo),
//      .usedw (wfifo_used),
//      .wrreq (fifo_wr)
//    );
//
//  defparam wfifo.lpm_hint = "RAM_BLOCK_TYPE=AUTO",
//           wfifo.lpm_numwords = 64,
//           wfifo.lpm_showahead = "OFF",
//           wfifo.lpm_type = "scfifo",
//           wfifo.lpm_width = 8,
//           wfifo.lpm_widthu = 6,
//           wfifo.overflow_checking = "OFF",
//           wfifo.underflow_checking = "OFF",
//           wfifo.use_eab = "ON";
//
//synthesis read_comments_as_HDL off


endmodule


module jtag_uart_drom_module (
                               // inputs:
                                clk,
                                incr_addr,
                                reset_n,

                               // outputs:
                                new_rom,
                                num_bytes,
                                q,
                                safe
                             );

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [ 31: 0] num_bytes;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 11: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [2047: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  wire    [ 31: 0] num_bytes;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end



   assign     num_bytes = mutex[1];
                   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_1c20/std_1c20_sim/jtag_uart_input_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("C:/designs/cf_tests/to_nios_forum/std_1c20/std_1c20_sim/jtag_uart_input_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemb("C:/designs/cf_tests/to_nios_forum/std_1c20/std_1c20_sim/jtag_uart_input_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module jtag_uart_sim_scfifo_r (
                                // inputs:
                                 clk,
                                 fifo_rd,
                                 rst_n,

                                // outputs:
                                 fifo_EF,
                                 fifo_rdata,
                                 rfifo_full,
                                 rfifo_used
                              );

  output           fifo_EF;
  output  [  7: 0] fifo_rdata;
  output           rfifo_full;
  output  [  5: 0] rfifo_used;
  input            clk;
  input            fifo_rd;
  input            rst_n;

  reg     [ 31: 0] bytes_left;
  wire             fifo_EF;
  reg              fifo_rd_d;
  wire    [  7: 0] fifo_rdata;
  wire             new_rom;
  wire    [ 31: 0] num_bytes;
  wire    [  6: 0] rfifo_entries;
  wire             rfifo_full;
  wire    [  5: 0] rfifo_used;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_drom, which is an e_drom
  jtag_uart_drom_module jtag_uart_drom
    (
      .clk       (clk),
      .incr_addr (fifo_rd_d),
      .new_rom   (new_rom),

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产盗摄精品一区二区三区在线| 亚洲一二三级电影| 国产精品18久久久久| 久久久99精品免费观看不卡| 国产精品一区二区三区99| 国产人久久人人人人爽| 91小视频在线免费看| 亚洲午夜一区二区三区| 在线成人免费观看| 精久久久久久久久久久| 中文字幕+乱码+中文字幕一区| 粉嫩av一区二区三区粉嫩| 国产精品高潮呻吟| 欧美性视频一区二区三区| 日产国产欧美视频一区精品| 欧美精品一区二区三| 成人少妇影院yyyy| 亚洲无人区一区| 欧美一区三区二区| 成人精品国产福利| 亚洲高清免费视频| 久久久精品蜜桃| 色婷婷av一区二区三区大白胸| 午夜精品视频一区| 美女看a上一区| 国产喷白浆一区二区三区| 91福利视频网站| 黄色精品一二区| 亚洲卡通动漫在线| 日韩亚洲欧美成人一区| av电影一区二区| 青青草国产成人99久久| 中文字幕在线不卡一区二区三区 | 精久久久久久久久久久| 国产精品国产三级国产普通话三级 | 国产精品一区免费在线观看| 亚洲女性喷水在线观看一区| 91精品国产全国免费观看| 99久久久免费精品国产一区二区| 蜜臀久久99精品久久久久宅男| 国产女主播一区| 日韩欧美一级二级三级久久久| 91啦中文在线观看| 国产在线精品国自产拍免费| 亚洲一级二级三级在线免费观看| 国产亚洲综合色| 91精品国产综合久久久久久漫画| 成人aaaa免费全部观看| 看电影不卡的网站| 亚洲国产中文字幕| 亚洲美女一区二区三区| 国产亚洲欧美在线| 精品三级在线观看| 欧美高清精品3d| 欧洲人成人精品| 成人福利电影精品一区二区在线观看| 日韩电影在线观看一区| 一区二区三区欧美| 亚洲视频每日更新| 中文字幕视频一区| 欧美国产成人在线| 国产日韩精品一区二区浪潮av| 欧美福利一区二区| 欧美性高清videossexo| 国产亚洲欧美一区在线观看| 精品捆绑美女sm三区| 欧美一区二区三区日韩视频| 精品视频免费在线| 在线视频国内自拍亚洲视频| 91毛片在线观看| 91视频免费播放| 97久久精品人人爽人人爽蜜臀| 成人三级伦理片| 成人高清伦理免费影院在线观看| 国产成人精品亚洲777人妖| 国产麻豆精品theporn| 国产在线精品一区在线观看麻豆| 久久狠狠亚洲综合| 麻豆精品久久精品色综合| 日本怡春院一区二区| 日本va欧美va精品| 裸体歌舞表演一区二区| 狠狠色丁香婷婷综合| 国产在线精品一区在线观看麻豆| 国内精品第一页| 岛国一区二区三区| 不卡电影免费在线播放一区| www.66久久| 91丨porny丨蝌蚪视频| 日本久久一区二区三区| 在线这里只有精品| 在线不卡免费av| 欧美成人r级一区二区三区| 日韩电影在线观看电影| 人人狠狠综合久久亚洲| 久久精品国产99国产| 国产伦精品一区二区三区视频青涩 | 国产视频一区在线观看| 中文字幕欧美激情一区| 亚洲三级在线免费观看| 亚洲一区二区三区在线播放| 首页国产欧美日韩丝袜| 国产伦精品一区二区三区在线观看| 国产精品自拍一区| 91视频免费看| 91精品国产麻豆| 国产精品水嫩水嫩| 亚洲国产精品影院| 久久成人免费网| www.欧美日韩国产在线| 欧美色区777第一页| 久久人人爽人人爽| 一二三四区精品视频| 久久精品国产999大香线蕉| av亚洲精华国产精华| 91精品综合久久久久久| 欧美激情一区二区三区| 亚洲bt欧美bt精品777| 国产精品亚洲一区二区三区妖精 | 精品99一区二区| 亚洲欧美经典视频| 久久99日本精品| 一本大道综合伊人精品热热| 欧美一区二区免费观在线| 国产精品美女久久久久aⅴ国产馆| 亚洲国产一区视频| 成人美女视频在线看| 正在播放一区二区| 日韩理论片中文av| 国产一区二区三区高清播放| 欧美性生活大片视频| 中文字幕第一区第二区| 日韩国产一二三区| 99re这里都是精品| 久久综合色之久久综合| 亚洲成人综合在线| 不卡视频在线观看| 精品免费日韩av| 午夜精品123| 99久久婷婷国产综合精品| 精品国产一区二区三区不卡| 亚洲成精国产精品女| 99久久免费视频.com| 国产三级精品三级在线专区| 免费成人在线播放| 欧洲精品在线观看| 亚洲免费三区一区二区| 国产91丝袜在线播放| 欧美一区二区三区免费在线看| 又紧又大又爽精品一区二区| 波多野结衣精品在线| 欧美国产精品一区二区三区| 久久福利资源站| 欧美一区在线视频| 日韩精品亚洲一区| 欧美又粗又大又爽| 一区二区三区四区视频精品免费 | 丁香网亚洲国际| 日韩精品一区二区三区中文不卡| 午夜婷婷国产麻豆精品| 亚洲欧美日韩国产综合在线| 高清不卡在线观看| 国产日韩v精品一区二区| 国产一区视频导航| 精品国产乱码久久久久久免费| 石原莉奈在线亚洲三区| 欧美老人xxxx18| 日韩黄色在线观看| 日韩欧美国产精品一区| 免费高清成人在线| 欧美成人福利视频| 国模冰冰炮一区二区| 2021久久国产精品不只是精品| 国产麻豆精品视频| 国产欧美日韩精品一区| 成人av在线网| **欧美大码日韩| 在线免费一区三区| 丝袜亚洲另类欧美综合| 欧美精品久久久久久久多人混战| 天天免费综合色| 欧美一级片在线看| 国产一区二区在线看| 国产日韩欧美不卡| 91蜜桃婷婷狠狠久久综合9色| 亚洲激情图片小说视频| 欧美图片一区二区三区| 亚洲午夜久久久久久久久久久 | 粉嫩绯色av一区二区在线观看| 国产亚洲1区2区3区| 99久久精品国产网站| 亚洲成人av电影在线| 日韩欧美国产1| 精品国产第一区二区三区观看体验| 国产一区不卡视频| 亚洲欧美另类久久久精品| 欧美午夜寂寞影院| 美女尤物国产一区| 国产精品午夜免费| 欧美在线观看视频一区二区|