亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? uart1.v

?? 基于NIOS的CF卡應用(包括了軟件和硬件),ALTERA的IP庫中只提供了底層的硬件寄存器描述頭文件.這是個基于IP核HAL的軟件,以及相應的硬件設計示例.
?? V
?? 第 1 頁 / 共 3 頁
字號:
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module uart1_log_module (
                          // inputs:
                           clk,
                           data,
                           strobe,
                           valid
                        );

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_log_module.txt");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 // Send \n (linefeed) instead of \r (^M, Carriage Return)...
         $fwrite (text_handle, "%s", ((data == 8'hd) ? 8'ha : data));
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module uart1_tx (
                  // inputs:
                   baud_divisor,
                   begintransfer,
                   clk,
                   clk_en,
                   do_force_break,
                   reset_n,
                   status_wr_strobe,
                   tx_data,
                   tx_wr_strobe,

                  // outputs:
                   tx_overrun,
                   tx_ready,
                   tx_shift_empty,
                   txd
                );

  output           tx_overrun;
  output           tx_ready;
  output           tx_shift_empty;
  output           txd;
  input   [  8: 0] baud_divisor;
  input            begintransfer;
  input            clk;
  input            clk_en;
  input            do_force_break;
  input            reset_n;
  input            status_wr_strobe;
  input   [  7: 0] tx_data;
  input            tx_wr_strobe;

  reg              baud_clk_en;
  reg     [  8: 0] baud_rate_counter;
  wire             baud_rate_counter_is_zero;
  reg              do_load_shifter;
  wire             do_shift;
  reg              pre_txd;
  wire             shift_done;
  wire    [  9: 0] tx_load_val;
  reg              tx_overrun;
  reg              tx_ready;
  reg              tx_shift_empty;
  wire             tx_shift_reg_out;
  wire    [  9: 0] tx_shift_register_contents;
  wire             tx_wr_strobe_onset;
  reg              txd;
  wire    [  9: 0] unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in;
  reg     [  9: 0] unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;
  assign tx_wr_strobe_onset = tx_wr_strobe && begintransfer;
  assign tx_load_val = {{1 {1'b1}},
    tx_data,
    1'b0};

  assign shift_done = ~(|tx_shift_register_contents);
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          do_load_shifter <= 0;
      else if (clk_en)
          do_load_shifter <= (~tx_ready) && shift_done;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_ready <= 1'b1;
      else if (clk_en)
          if (tx_wr_strobe_onset)
              tx_ready <= 0;
          else if (do_load_shifter)
              tx_ready <= -1;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_overrun <= 0;
      else if (clk_en)
          if (status_wr_strobe)
              tx_overrun <= 0;
          else if (~tx_ready && tx_wr_strobe_onset)
              tx_overrun <= -1;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          tx_shift_empty <= 1'b1;
      else if (clk_en)
          tx_shift_empty <= tx_ready && shift_done;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          baud_rate_counter <= 0;
      else if (clk_en)
          if (baud_rate_counter_is_zero || do_load_shifter)
              baud_rate_counter <= baud_divisor;
          else 
            baud_rate_counter <= baud_rate_counter - 1;
    end


  assign baud_rate_counter_is_zero = baud_rate_counter == 0;
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          baud_clk_en <= 0;
      else if (clk_en)
          baud_clk_en <= baud_rate_counter_is_zero;
    end


  assign do_shift = baud_clk_en  && 
    (~shift_done) && 
    (~do_load_shifter);

  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          pre_txd <= 1;
      else if (~shift_done)
          pre_txd <= tx_shift_reg_out;
    end


  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          txd <= 1;
      else if (clk_en)
          txd <= pre_txd & ~do_force_break;
    end


  //_reg, which is an e_register
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
          unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out <= 0;
      else if (clk_en)
          unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out <= unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in;
    end


  assign unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_in = (do_load_shifter)? tx_load_val :
    (do_shift)? {1'b0,
    unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out[9 : 1]} :
    unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;

  assign tx_shift_register_contents = unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out;
  assign tx_shift_reg_out = unxshiftxtx_shift_register_contentsxtx_shift_reg_outxx5_out[0];


endmodule


module uart1_rx_stimulus_source_character_source_rom_module (
                                                              // inputs:
                                                               clk,
                                                               incr_addr,
                                                               reset_n,

                                                              // outputs:
                                                               new_rom,
                                                               q,
                                                               safe
                                                            );

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 10: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [1023: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end


   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_input_data_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_input_data_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemh("C:/designs/cf_tests/to_nios_forum/std_cf_2s60_ES/std_2s60ES_sim/uart1_input_data_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on


endmodule


module uart1_rx_stimulus_source (
                                  // inputs:
                                   baud_divisor,
                                   clk,
                                   clk_en,
                                   reset_n,
                                   rx_char_ready,
                                   rxd,

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲一区二区av电影| 国产一区二区三区日韩| 欧美日韩在线三级| 蜜桃一区二区三区四区| 中文字幕一区日韩精品欧美| 正在播放亚洲一区| 91小视频免费观看| 国产黑丝在线一区二区三区| 日日摸夜夜添夜夜添国产精品 | 99国产一区二区三精品乱码| 免费在线观看日韩欧美| 亚洲人123区| 欧美激情艳妇裸体舞| 日韩午夜激情视频| 欧美日韩一区二区在线观看| 99久久777色| 成人午夜又粗又硬又大| 久久爱另类一区二区小说| 亚洲综合色网站| 自拍偷在线精品自拍偷无码专区| 久久久亚洲午夜电影| 欧美日韩精品欧美日韩精品| 一本色道久久综合亚洲91| 成人一区二区视频| 精品亚洲欧美一区| 日本不卡高清视频| 日日夜夜一区二区| 午夜免费久久看| 天天综合天天综合色| 一个色综合av| 一区二区三区日韩在线观看| 国产精品第一页第二页第三页| 精品99一区二区| 欧美mv日韩mv亚洲| 精品国内片67194| 日韩精品中文字幕在线一区| 欧美一区二区三区成人| 在线综合+亚洲+欧美中文字幕| 91精品国产综合久久久久久久久久| 欧美色偷偷大香| 欧美精品vⅰdeose4hd| 91精品国产综合久久久蜜臀粉嫩 | 麻豆国产精品777777在线| 日韩精品一区第一页| 视频在线观看91| 蜜臀99久久精品久久久久久软件 | 国产乱人伦偷精品视频免下载| 精品一区二区三区在线播放| 精品一区二区三区在线观看国产| 国产自产视频一区二区三区 | 欧美精品久久一区| 欧美一级理论片| 精品久久人人做人人爰| 国产三级一区二区三区| 中文字幕一区二区三区精华液 | 一区二区三区高清| 亚洲高清免费观看高清完整版在线观看| 亚洲成人免费在线| 日本不卡一二三| 国产麻豆9l精品三级站| 成人av在线一区二区三区| 色呦呦一区二区三区| 欧美日韩国产中文| 久久综合精品国产一区二区三区| 国产女人18水真多18精品一级做| 国产精品免费aⅴ片在线观看| 成人欧美一区二区三区白人| 亚洲最大色网站| 美女网站一区二区| 国产成人av电影在线播放| 91国产免费观看| 日韩欧美一二三四区| 国产精品久久久爽爽爽麻豆色哟哟| 亚洲另类中文字| 另类中文字幕网| 成人黄色一级视频| 欧美视频在线不卡| 久久免费视频色| 一区二区三区日韩在线观看| 麻豆中文一区二区| 99免费精品在线观看| 在线播放欧美女士性生活| 久久―日本道色综合久久| 亚洲一区二区三区四区五区中文| 精品制服美女久久| 91搞黄在线观看| 26uuu国产电影一区二区| 亚洲精品国产a| 国产福利一区二区三区视频在线 | 蜜臀精品久久久久久蜜臀| 成人黄色片在线观看| 日韩一级二级三级| 亚洲裸体在线观看| 国产一区二区三区精品视频| 在线免费精品视频| 国产精品伦理在线| 精品一区二区日韩| 欧美另类一区二区三区| 国产精品国产自产拍在线| 免费美女久久99| 欧美在线观看一区| 国产精品视频一二三区| 免费在线观看成人| 精品视频1区2区| 亚洲免费av高清| 成人av动漫网站| 国产欧美日韩激情| 老司机午夜精品| 欧美精品xxxxbbbb| 亚洲成人黄色影院| 色综合久久中文综合久久牛| 欧美国产亚洲另类动漫| 看国产成人h片视频| 欧美高清视频www夜色资源网| 亚洲男人的天堂一区二区| 国产91精品精华液一区二区三区| 欧美精品一区二区三| 蜜臀av性久久久久蜜臀aⅴ| 777久久久精品| 亚洲成人午夜电影| 91激情在线视频| 亚洲女性喷水在线观看一区| 成人美女在线观看| 欧美激情一区在线| 国产精品中文字幕一区二区三区| 日韩精品一区二区在线| 免费在线观看不卡| 91精品在线免费观看| 婷婷六月综合网| 欧美高清性hdvideosex| 日日噜噜夜夜狠狠视频欧美人 | 91在线观看地址| 亚洲情趣在线观看| 99国产精品久久久| 综合激情成人伊人| 99这里只有久久精品视频| 国产精品国产馆在线真实露脸 | 91精品国产麻豆国产自产在线 | zzijzzij亚洲日本少妇熟睡| 中文av一区二区| 成人av在线播放网站| 最新国产の精品合集bt伙计| a级精品国产片在线观看| 日韩伦理av电影| 在线区一区二视频| 日韩国产精品久久久久久亚洲| 91麻豆精品国产91久久久使用方法| 日本视频一区二区| 精品国产91久久久久久久妲己| 韩国精品在线观看| 欧美激情艳妇裸体舞| 色综合 综合色| 亚洲va欧美va人人爽午夜| 日韩一区二区免费电影| 国产乱人伦偷精品视频不卡| 国产精品免费av| 欧美日精品一区视频| 免费在线看成人av| 欧美激情一区二区| 欧美视频完全免费看| 蜜桃av噜噜一区二区三区小说| 国产婷婷一区二区| 色婷婷av久久久久久久| 日韩成人一级片| 国产亚洲1区2区3区| 色综合久久久久久久久久久| 丝袜国产日韩另类美女| 国产亚洲欧美激情| 色婷婷av久久久久久久| 麻豆专区一区二区三区四区五区| 国产精品视频线看| 欧美剧在线免费观看网站| 狠狠色综合播放一区二区| 日韩美女啊v在线免费观看| 91精品国产综合久久婷婷香蕉| 国产老肥熟一区二区三区| 一区二区三区国产| 久久先锋影音av鲁色资源网| 日本韩国一区二区三区视频| 另类人妖一区二区av| 亚洲色大成网站www久久九九| 日韩一级完整毛片| 91麻豆精东视频| 久久99精品国产.久久久久久| 综合久久一区二区三区| 精品久久久久香蕉网| 欧洲精品中文字幕| 国产毛片精品视频| 亚洲123区在线观看| 国产精品久久毛片| 欧美zozozo| 欧美精品在线观看一区二区| 成人动漫av在线| 免费不卡在线视频| 一区二区三区日韩在线观看| 中文一区二区在线观看| 精品国产乱子伦一区| 欧美午夜片在线观看| 99天天综合性| 国产成人av福利|