亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? bbc.h

?? this SRC packet is the headfiles that MIZI vivi bootloader needed when compling
?? H
字號:
/* $Id: bbc.h,v 1.2 2001/03/26 23:47:18 davem Exp $ * bbc.h: Defines for BootBus Controller found on UltraSPARC-III *        systems. * * Copyright (C) 2000 David S. Miller (davem@redhat.com) */#ifndef _SPARC64_BBC_H#define _SPARC64_BBC_H/* Register sizes are indicated by "B" (Byte, 1-byte), * "H" (Half-word, 2 bytes), "W" (Word, 4 bytes) or * "Q" (Quad, 8 bytes) inside brackets. */#define BBC_AID		0x00	/* [B] Agent ID			*/#define BBC_DEVP	0x01	/* [B] Device Present		*/#define BBC_ARB		0x02	/* [B] Arbitration		*/#define BBC_QUIESCE	0x03	/* [B] Quiesce			*/#define BBC_WDACTION	0x04	/* [B] Watchdog Action		*/#define BBC_SPG		0x06	/* [B] Soft POR Gen		*/#define BBC_SXG		0x07	/* [B] Soft XIR Gen		*/#define BBC_PSRC	0x08	/* [W] POR Source		*/#define BBC_XSRC	0x0c	/* [B] XIR Source		*/#define BBC_CSC		0x0d	/* [B] Clock Synthesizers Control*/#define BBC_ES_CTRL	0x0e	/* [H] Energy Star Control	*/#define BBC_ES_ACT	0x10	/* [W] E* Assert Change Time	*/#define BBC_ES_DACT	0x14	/* [B] E* De-Assert Change Time	*/#define BBC_ES_DABT	0x15	/* [B] E* De-Assert Bypass Time	*/#define BBC_ES_ABT	0x16	/* [H] E* Assert Bypass Time	*/#define BBC_ES_PST	0x18	/* [W] E* PLL Settle Time	*/#define BBC_ES_FSL	0x1c	/* [W] E* Frequency Switch Latency*/#define BBC_EBUST	0x20	/* [Q] EBUS Timing		*/#define BBC_JTAG_CMD	0x28	/* [W] JTAG+ Command		*/#define BBC_JTAG_CTRL	0x2c	/* [B] JTAG+ Control		*/#define BBC_I2C_SEL	0x2d	/* [B] I2C Selection		*/#define BBC_I2C_0_S1	0x2e	/* [B] I2C ctrlr-0 reg S1	*/#define BBC_I2C_0_S0	0x2f	/* [B] I2C ctrlr-0 regs S0,S0',S2,S3*/#define BBC_I2C_1_S1	0x30	/* [B] I2C ctrlr-1 reg S1	*/#define BBC_I2C_1_S0	0x31	/* [B] I2C ctrlr-1 regs S0,S0',S2,S3*/#define BBC_KBD_BEEP	0x32	/* [B] Keyboard Beep		*/#define BBC_KBD_BCNT	0x34	/* [W] Keyboard Beep Counter	*/#define BBC_REGS_SIZE	0x40/* There is a 2K scratch ram area at offset 0x80000 but I doubt * we will use it for anything. *//* Agent ID register.  This register shows the Safari Agent ID * for the processors.  The value returned depends upon which * cpu is reading the register. */#define BBC_AID_ID	0x07	/* Safari ID		*/#define BBC_AID_RESV	0xf8	/* Reserved		*//* Device Present register.  One can determine which cpus are actually * present in the machine by interrogating this register. */#define BBC_DEVP_CPU0	0x01	/* Processor 0 present	*/#define BBC_DEVP_CPU1	0x02	/* Processor 1 present	*/#define BBC_DEVP_CPU2	0x04	/* Processor 2 present	*/#define BBC_DEVP_CPU3	0x08	/* Processor 3 present	*/#define BBC_DEVP_RESV	0xf0	/* Reserved		*//* Arbitration register.  This register is used to block access to * the BBC from a particular cpu. */#define BBC_ARB_CPU0	0x01	/* Enable cpu 0 BBC arbitratrion */#define BBC_ARB_CPU1	0x02	/* Enable cpu 1 BBC arbitratrion */#define BBC_ARB_CPU2	0x04	/* Enable cpu 2 BBC arbitratrion */#define BBC_ARB_CPU3	0x08	/* Enable cpu 3 BBC arbitratrion */#define BBC_ARB_RESV	0xf0	/* Reserved			 *//* Quiesce register.  Bus and BBC segments for cpus can be disabled * with this register, ie. for hot plugging. */#define BBC_QUIESCE_S02	0x01	/* Quiesce Safari segment for cpu 0 and 2 */#define BBC_QUIESCE_S13	0x02	/* Quiesce Safari segment for cpu 1 and 3 */#define BBC_QUIESCE_B02	0x04	/* Quiesce BBC segment for cpu 0 and 2    */#define BBC_QUIESCE_B13	0x08	/* Quiesce BBC segment for cpu 1 and 3    */#define BBC_QUIESCE_FD0 0x10	/* Disable Fatal_Error[0] reporting	  */#define BBC_QUIESCE_FD1 0x20	/* Disable Fatal_Error[1] reporting	  */#define BBC_QUIESCE_FD2 0x40	/* Disable Fatal_Error[2] reporting	  */#define BBC_QUIESCE_FD3 0x80	/* Disable Fatal_Error[3] reporting	  *//* Watchdog Action register.  When the watchdog device timer expires * a line is enabled to the BBC.  The action BBC takes when this line * is asserted can be controlled by this regiser. */#define BBC_WDACTION_RST  0x01	/* When set, watchdog causes system reset.				 * When clear, BBC ignores watchdog signal.				 */#define BBC_WDACTION_RESV 0xfe	/* Reserved *//* Soft_POR_GEN register.  The POR (Power On Reset) signal may be asserted * for specific processors or all processors via this register. */#define BBC_SPG_CPU0	0x01 /* Assert POR for processor 0	*/#define BBC_SPG_CPU1	0x02 /* Assert POR for processor 1	*/#define BBC_SPG_CPU2	0x04 /* Assert POR for processor 2	*/#define BBC_SPG_CPU3	0x08 /* Assert POR for processor 3	*/#define BBC_SPG_CPUALL	0x10 /* Reset all processors and reset			      * the entire system.			      */#define BBC_SPG_RESV	0xe0 /* Reserved			*//* Soft_XIR_GEN register.  The XIR (eXternally Initiated Reset) signal * may be asserted to specific processors via this register. */#define BBC_SXG_CPU0	0x01 /* Assert XIR for processor 0	*/#define BBC_SXG_CPU1	0x02 /* Assert XIR for processor 1	*/#define BBC_SXG_CPU2	0x04 /* Assert XIR for processor 2	*/#define BBC_SXG_CPU3	0x08 /* Assert XIR for processor 3	*/#define BBC_SXG_RESV	0xf0 /* Reserved			*//* POR Source register.  One may identify the cause of the most recent * reset by reading this register. */#define BBC_PSRC_SPG0	0x0001 /* CPU 0 reset via BBC_SPG register	*/#define BBC_PSRC_SPG1	0x0002 /* CPU 1 reset via BBC_SPG register	*/#define BBC_PSRC_SPG2	0x0004 /* CPU 2 reset via BBC_SPG register	*/#define BBC_PSRC_SPG3	0x0008 /* CPU 3 reset via BBC_SPG register	*/#define BBC_PSRC_SPGSYS	0x0010 /* System reset via BBC_SPG register	*/#define BBC_PSRC_JTAG	0x0020 /* System reset via JTAG+		*/#define BBC_PSRC_BUTTON	0x0040 /* System reset via push-button dongle	*/#define BBC_PSRC_PWRUP	0x0080 /* System reset via power-up		*/#define BBC_PSRC_FE0	0x0100 /* CPU 0 reported Fatal_Error		*/#define BBC_PSRC_FE1	0x0200 /* CPU 1 reported Fatal_Error		*/#define BBC_PSRC_FE2	0x0400 /* CPU 2 reported Fatal_Error		*/#define BBC_PSRC_FE3	0x0800 /* CPU 3 reported Fatal_Error		*/#define BBC_PSRC_FE4	0x1000 /* Schizo reported Fatal_Error		*/#define BBC_PSRC_FE5	0x2000 /* Safari device 5 reported Fatal_Error	*/#define BBC_PSRC_FE6	0x4000 /* CPMS reported Fatal_Error		*/#define BBC_PSRC_SYNTH	0x8000 /* System reset when on-board clock synthesizers				* were updated.				*/#define BBC_PSRC_WDT   0x10000 /* System reset via Super I/O watchdog	*/#define BBC_PSRC_RSC   0x20000 /* System reset via RSC remote monitoring				* device				*//* XIR Source register.  The source of an XIR event sent to a processor may * be determined via this register. */#define BBC_XSRC_SXG0	0x01	/* CPU 0 received XIR via Soft_XIR_GEN reg */#define BBC_XSRC_SXG1	0x02	/* CPU 1 received XIR via Soft_XIR_GEN reg */#define BBC_XSRC_SXG2	0x04	/* CPU 2 received XIR via Soft_XIR_GEN reg */#define BBC_XSRC_SXG3	0x08	/* CPU 3 received XIR via Soft_XIR_GEN reg */#define BBC_XSRC_JTAG	0x10	/* All CPUs received XIR via JTAG+         */#define BBC_XSRC_W_OR_B	0x20	/* All CPUs received XIR either because:				 * a) Super I/O watchdog fired, or				 * b) XIR push button was activated				 */#define BBC_XSRC_RESV	0xc0	/* Reserved				   *//* Clock Synthesizers Control register.  This register provides the big-bang * programming interface to the two clock synthesizers of the machine. */#define BBC_CSC_SLOAD	0x01	/* Directly connected to S_LOAD pins	*/#define BBC_CSC_SDATA	0x02	/* Directly connected to S_DATA pins	*/#define BBC_CSC_SCLOCK	0x04	/* Directly connected to S_CLOCK pins	*/#define BBC_CSC_RESV	0x78	/* Reserved				*/#define BBC_CSC_RST	0x80	/* Generate system reset when S_LOAD==1	*//* Energy Star Control register.  This register is used to generate the * clock frequency change trigger to the main system devices (Schizo and * the processors).  The transition occurs when bits in this register * go from 0 to 1, only one bit must be set at once else no action * occurs.  Basically the sequence of events is: * a) Choose new frequency: full, 1/2 or 1/32 * b) Program this desired frequency into the cpus and Schizo. * c) Set the same value in this register. * d) 16 system clocks later, clear this register. */#define BBC_ES_CTRL_1_1		0x01	/* Full frequency	*/#define BBC_ES_CTRL_1_2		0x02	/* 1/2 frequency	*/#define BBC_ES_CTRL_1_32	0x20	/* 1/32 frequency	*/#define BBC_ES_RESV		0xdc	/* Reserved		*//* Energy Star Assert Change Time register.  This determines the number * of BBC clock cycles (which is half the system frequency) between * the detection of FREEZE_ACK being asserted and the assertion of * the CLK_CHANGE_L[2:0] signals. */#define BBC_ES_ACT_VAL	0xff/* Energy Star Assert Bypass Time register.  This determines the number * of BBC clock cycles (which is half the system frequency) between * the assertion of the CLK_CHANGE_L[2:0] signals and the assertion of * the ESTAR_PLL_BYPASS signal. */#define BBC_ES_ABT_VAL	0xffff/* Energy Star PLL Settle Time register.  This determines the number of * BBC clock cycles (which is half the system frequency) between the * de-assertion of CLK_CHANGE_L[2:0] and the de-assertion of the FREEZE_L * signal. */#define BBC_ES_PST_VAL	0xffffffff/* Energy Star Frequency Switch Latency register.  This is the number of * BBC clocks between the de-assertion of CLK_CHANGE_L[2:0] and the first * edge of the Safari clock at the new frequency. */#define BBC_ES_FSL_VAL	0xffffffff/* Keyboard Beep control register.  This is a simple enabler for the audio * beep sound. */#define BBC_KBD_BEEP_ENABLE	0x01 /* Enable beep	*/#define BBC_KBD_BEEP_RESV	0xfe /* Reserved	*//* Keyboard Beep Counter register.  There is a free-running counter inside * the BBC which runs at half the system clock.  The bit set in this register * determines when the audio sound is generated.  So for example if bit * 10 is set, the audio beep will oscillate at 1/(2**12).  The keyboard beep * generator automatically selects a different bit to use if the system clock * is changed via Energy Star. */#define BBC_KBD_BCNT_BITS	0x0007fc00#define BBC_KBC_BCNT_RESV	0xfff803ff#endif /* _SPARC64_BBC_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产午夜精品久久久久久免费视 | 综合欧美一区二区三区| 欧美欧美欧美欧美首页| 91精品办公室少妇高潮对白| 国产一区二区网址| 日韩成人av影视| 免费精品视频最新在线| 奇米一区二区三区av| 免费人成精品欧美精品| 麻豆91精品91久久久的内涵| 免费人成黄页网站在线一区二区 | 日韩欧美高清在线| 欧美美女一区二区| 欧美群妇大交群中文字幕| 在线观看成人小视频| 欧美专区日韩专区| 欧美日韩国产美女| 欧美一区二区二区| 久久夜色精品国产噜噜av| 精品盗摄一区二区三区| 欧美变态凌虐bdsm| 久久一二三国产| 国产精品久久久一本精品| 综合欧美一区二区三区| 亚洲高清在线视频| 免播放器亚洲一区| 国产成人自拍在线| 91视频一区二区三区| 欧美日韩一区二区在线观看视频 | 欧美韩国日本综合| 亚洲精品免费播放| 日韩国产精品久久久久久亚洲| 免费不卡在线视频| 国产视频亚洲色图| 亚洲蜜桃精久久久久久久| 成人免费在线播放视频| 一区二区三区在线视频播放| 日韩av午夜在线观看| 国产一区二区三区免费播放| 99久久精品免费看| 欧美日韩大陆在线| 久久久www成人免费毛片麻豆| 亚洲视频电影在线| 蜜芽一区二区三区| 99久精品国产| 欧美一级日韩一级| 中文字幕一区不卡| 另类的小说在线视频另类成人小视频在线| 精品一区二区三区久久| 99re6这里只有精品视频在线观看 99re8在线精品视频免费播放 | 日韩免费高清视频| 成人免费小视频| 久久99国内精品| 欧美主播一区二区三区| www激情久久| 日韩专区中文字幕一区二区| 成人激情动漫在线观看| 欧美一级二级在线观看| 最新国产成人在线观看| 韩国在线一区二区| 欧美日韩高清影院| 亚洲日本一区二区| 国产98色在线|日韩| 91精品国产色综合久久不卡蜜臀| 一色桃子久久精品亚洲| 激情欧美一区二区三区在线观看| 欧美视频在线一区| 国产精品久久三| 国产九色精品成人porny| 777欧美精品| 性欧美大战久久久久久久久| 91美女片黄在线观看| 国产丝袜美腿一区二区三区| 久久99在线观看| 91麻豆精品国产91久久久久| 亚洲精品欧美激情| 91丨porny丨国产入口| 亚洲欧洲精品一区二区三区不卡 | 另类人妖一区二区av| 欧美精品亚洲二区| 亚洲v中文字幕| 欧美视频一区二区在线观看| 亚洲国产成人高清精品| 99久久婷婷国产| 中文字幕av一区 二区| 国产激情一区二区三区| 国产欧美一区二区三区沐欲| 国产精品18久久久久久vr| 国产香蕉久久精品综合网| 精品一区二区免费视频| 久久精品一区二区| 国产美女精品人人做人人爽| 久久久久久久久伊人| 粉嫩av一区二区三区在线播放| 国产婷婷色一区二区三区四区| 国产黄色精品视频| 国产精品久久久久一区| 91香蕉视频mp4| 亚洲国产精品一区二区www在线 | 欧美日本免费一区二区三区| 亚洲成人免费观看| 欧美一级日韩不卡播放免费| 国产在线精品视频| 亚洲欧洲精品成人久久奇米网| 色天使色偷偷av一区二区| 亚洲国产精品尤物yw在线观看| 制服丝袜日韩国产| 国产精品系列在线观看| 亚洲免费观看高清完整版在线| 欧美日高清视频| 国产精品一区二区在线观看不卡| 国产精品高潮呻吟久久| 欧美手机在线视频| 国产一区二区0| 一区二区三区欧美在线观看| 欧美精品欧美精品系列| 国产精品一区二区视频| 亚洲综合小说图片| 久久久亚洲精品石原莉奈| 91浏览器打开| 精品一区二区三区影院在线午夜 | 亚洲国产欧美日韩另类综合| 欧美tk丨vk视频| 波多野结衣在线aⅴ中文字幕不卡| 一级特黄大欧美久久久| 国产色产综合色产在线视频| 在线视频你懂得一区| 国产精品中文字幕日韩精品| 亚洲最大色网站| 国产日韩一级二级三级| 欧美日韩电影一区| 成人av在线影院| 麻豆精品在线播放| 亚洲国产精品久久久男人的天堂| 久久网这里都是精品| 91精品一区二区三区久久久久久| 97se亚洲国产综合在线| 黄色日韩网站视频| 首页亚洲欧美制服丝腿| 中文字幕在线观看不卡视频| 久久免费的精品国产v∧| 欧美喷潮久久久xxxxx| 日本高清视频一区二区| 国产精品99久久久久久久vr| 青椒成人免费视频| 日韩二区三区四区| 亚洲午夜激情网页| 亚洲色大成网站www久久九九| 2020国产精品| 欧美成人国产一区二区| 91精品国产品国语在线不卡| 欧美艳星brazzers| 欧美亚洲国产一区二区三区va | 天天亚洲美女在线视频| 亚洲靠逼com| 亚洲图片欧美激情| 国产精品免费人成网站| 国产色产综合产在线视频| 国产调教视频一区| 国产亚洲欧美中文| 国产无人区一区二区三区| 国产亚洲欧美在线| 中文字幕av免费专区久久| 国产精品美女一区二区三区 | 欧美日韩在线播| 欧美性色黄大片手机版| 欧美性生交片4| 欧美理论在线播放| 51久久夜色精品国产麻豆| 91精品午夜视频| 日韩欧美一级二级三级| 26uuu亚洲| 欧美激情艳妇裸体舞| 亚洲天堂2016| 午夜精品福利视频网站| 美女尤物国产一区| 国产福利精品导航| caoporm超碰国产精品| 在线精品亚洲一区二区不卡| 777亚洲妇女| 久久视频一区二区| 亚洲乱码国产乱码精品精的特点| 亚洲国产另类av| 久久激五月天综合精品| 成人av免费在线| 欧美日韩三级视频| www久久久久| 亚洲黄色片在线观看| 久久精品国产一区二区三| 成人激情小说网站| 欧美日韩不卡一区| 精品国产凹凸成av人导航| 国产精品色婷婷久久58| 午夜在线成人av| 国产成人av一区二区三区在线| 色综合 综合色| 精品国产一区二区三区久久影院| 国产精品欧美一区二区三区| 日日夜夜精品视频天天综合网| 国产成人av影院|