亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? decl7s.rpt

?? 7段LED顯示VHDL描述
?? RPT
字號:
Project Information                                 e:\0530\7duanen\decl7s.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/30/2008 14:43:07

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DECL7S


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

decl7s    EPM7032SLC44-5   5        7        0      7       0           21 %

User Pins:                 5        7        0  



Device-Specific Information:                        e:\0530\7duanen\decl7s.rpt
decl7s

***** Logic for device 'decl7s' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                               
                                         L  L  
                                         E  E  
                                         D  D  
                       V  G  G  G  G  G  7  7  
              A  A  A  C  N  N  N  N  N  S  S  
              2  1  0  C  D  D  D  D  D  0  6  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | LED7S5 
      A3 |  8                                38 | #TDO 
      EN |  9                                37 | LED7S4 
     GND | 10                                36 | LED7S2 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | LED7S1 
    #TMS | 13                                33 | LED7S3 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                        e:\0530\7duanen\decl7s.rpt
decl7s

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   7/16( 43%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     7/16( 43%)   9/16( 56%)   0/16(  0%)   5/36( 13%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            16/32     ( 50%)
Total logic cells used:                          7/32     ( 21%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    7/32     ( 21%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  5.00
Total fan-in:                                    35

Total input pins required:                       5
Total fast input logic cells required:           0
Total output pins required:                      7
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      7
Total flipflops required:                        0
Total product terms required:                   25
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                        e:\0530\7duanen\decl7s.rpt
decl7s

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    7    0  A0
   5    (2)  (A)      INPUT               0      0   0    0    0    7    0  A1
   6    (3)  (A)      INPUT               0      0   0    0    0    7    0  A2
   8    (5)  (A)      INPUT               0      0   0    0    0    7    0  A3
   9    (6)  (A)      INPUT               0      0   0    0    0    7    0  EN


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                        e:\0530\7duanen\decl7s.rpt
decl7s

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S0
  34     23    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S1
  36     22    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S2
  33     24    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S3
  37     21    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S4
  39     19    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S5
  40     18    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S6


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                        e:\0530\7duanen\decl7s.rpt
decl7s

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                       Logic cells placed in LAB 'B'
        +------------- LC17 LED7S0
        | +----------- LC23 LED7S1
        | | +--------- LC22 LED7S2
        | | | +------- LC24 LED7S3
        | | | | +----- LC21 LED7S4
        | | | | | +--- LC19 LED7S5
        | | | | | | +- LC18 LED7S6
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * * * * * * * | - * | <-- A0
5    -> * * * * * * * | - * | <-- A1
6    -> * * * * * * * | - * | <-- A2
8    -> * * * * * * * | - * | <-- A3
9    -> * * * * * * * | - * | <-- EN


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                        e:\0530\7duanen\decl7s.rpt
decl7s

** EQUATIONS **

A0       : INPUT;
A1       : INPUT;
A2       : INPUT;
A3       : INPUT;
EN       : INPUT;

-- Node name is 'LED7S0' 
-- Equation name is 'LED7S0', location is LC017, type is output.
 LED7S0  = LCELL( _EQ001 $  VCC);
  _EQ001 =  A0 & !A1 &  A2 &  A3 &  EN
         #  A0 &  A1 & !A2 &  A3 &  EN
         #  A0 & !A1 & !A2 & !A3 &  EN
         # !A0 & !A1 &  A2 & !A3 &  EN;

-- Node name is 'LED7S1' 
-- Equation name is 'LED7S1', location is LC023, type is output.
 LED7S1  = LCELL( _EQ002 $  VCC);
  _EQ002 =  A0 & !A1 &  A2 & !A3 &  EN
         #  A0 &  A1 &  A3 &  EN
         # !A0 &  A1 &  A2 &  EN
         # !A0 &  A2 &  A3 &  EN;

-- Node name is 'LED7S2' 
-- Equation name is 'LED7S2', location is LC022, type is output.
 LED7S2  = LCELL( _EQ003 $  VCC);
  _EQ003 = !A0 &  A1 & !A2 & !A3 &  EN
         #  A1 &  A2 &  A3 &  EN
         # !A0 &  A2 &  A3 &  EN;

-- Node name is 'LED7S3' 
-- Equation name is 'LED7S3', location is LC024, type is output.
 LED7S3  = LCELL( _EQ004 $  VCC);
  _EQ004 = !A0 &  A1 & !A2 &  A3 &  EN
         #  A0 & !A1 & !A2 & !A3 &  EN
         # !A0 & !A1 &  A2 & !A3 &  EN
         #  A0 &  A1 &  A2 &  EN;

-- Node name is 'LED7S4' 
-- Equation name is 'LED7S4', location is LC021, type is output.
 LED7S4  = LCELL( _EQ005 $  VCC);
  _EQ005 = !A1 &  A2 & !A3 &  EN
         #  A0 & !A1 & !A2 &  EN
         #  A0 & !A3 &  EN;

-- Node name is 'LED7S5' 
-- Equation name is 'LED7S5', location is LC019, type is output.
 LED7S5  = LCELL( _EQ006 $  VCC);
  _EQ006 =  A0 & !A1 &  A2 &  A3 &  EN
         #  A0 & !A1 & !A2 & !A3 &  EN
         # !A0 &  A1 & !A2 & !A3 &  EN
         #  A0 &  A1 & !A3 &  EN;

-- Node name is 'LED7S6' 
-- Equation name is 'LED7S6', location is LC018, type is output.
 LED7S6  = LCELL( _EQ007 $  VCC);
  _EQ007 =  A0 &  A1 &  A2 & !A3 &  EN
         # !A0 & !A1 &  A2 &  A3 &  EN
         # !A1 & !A2 & !A3 &  EN;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                 e:\0530\7duanen\decl7s.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:01


Memory Allocated
-----------------

Peak memory allocated during compilation  = 10,298K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美性生活大片视频| 久久精品视频在线看| 日韩一区二区三区电影在线观看 | 丁香六月久久综合狠狠色| av一本久道久久综合久久鬼色| 欧美精品一卡二卡| 亚洲日本免费电影| 国产麻豆9l精品三级站| 欧美久久久久中文字幕| 国产精品久久久一本精品| 久久精品二区亚洲w码| 在线亚洲免费视频| 亚洲欧美综合网| 国产精华液一区二区三区| 91精品在线免费| 亚洲女同ⅹxx女同tv| 在线一区二区三区做爰视频网站| 精品播放一区二区| 日产精品久久久久久久性色 | 精品无人码麻豆乱码1区2区| 在线国产电影不卡| 亚洲品质自拍视频| 9i看片成人免费高清| 欧美激情一区二区三区在线| 精品一区二区免费| 日韩片之四级片| 日韩福利电影在线观看| 欧美区视频在线观看| 亚洲免费视频成人| 色94色欧美sute亚洲线路一久| 国产精品美女久久久久久久久 | 日韩一区二区影院| 亚洲第四色夜色| 在线日韩av片| 亚洲电影欧美电影有声小说| 欧美在线小视频| 亚洲一二三四区| 欧美性生活大片视频| 天天综合色天天| 在线观看91av| 久久黄色级2电影| 国产色产综合色产在线视频| 国产a级毛片一区| 国产精品久久久久久久蜜臀| 97久久精品人人做人人爽50路| 亚洲天堂中文字幕| 在线免费观看视频一区| 亚洲高清一区二区三区| 欧美一区二区免费视频| 久久99精品视频| 久久在线免费观看| av一本久道久久综合久久鬼色| 亚洲日穴在线视频| 精品污污网站免费看| 日韩电影免费在线| 国产午夜精品久久久久久久| 91麻豆swag| 另类小说综合欧美亚洲| 久久久久久久综合日本| 91蜜桃在线观看| 日韩高清不卡一区二区| 国产欧美日韩在线| 欧美专区在线观看一区| 激情综合色播五月| 亚洲天堂福利av| 欧美一级搡bbbb搡bbbb| 成人在线一区二区三区| 亚洲成a人片在线不卡一二三区| 在线电影欧美成精品| 国产福利精品导航| 性感美女久久精品| 欧美激情综合网| 在线不卡a资源高清| 99精品视频在线播放观看| 日本在线不卡一区| 亚洲欧美国产毛片在线| 精品日产卡一卡二卡麻豆| 色香蕉久久蜜桃| 国产一区啦啦啦在线观看| 亚洲自拍偷拍麻豆| 国产欧美日韩麻豆91| 91精品欧美一区二区三区综合在| 国产乱码字幕精品高清av| 一区二区免费在线播放| 久久婷婷色综合| 91精品国产综合久久久久久久久久| 国产成人免费av在线| 全国精品久久少妇| 亚洲国产精品久久久久婷婷884| 国产婷婷一区二区| 日韩一级免费一区| 欧美日韩视频第一区| 播五月开心婷婷综合| 国产做a爰片久久毛片| 天天射综合影视| 亚洲精品国产一区二区精华液| 国产亚洲短视频| 日韩精品一区二区在线观看| 精品视频1区2区3区| 9i看片成人免费高清| 国产精品一区二区在线播放| 免费成人你懂的| 日韩高清中文字幕一区| 午夜精品福利一区二区蜜股av| 亚洲欧美日韩一区二区三区在线观看| 26uuu亚洲综合色| 精品国内二区三区| 日韩视频123| 91精品欧美综合在线观看最新| 欧美日韩欧美一区二区| 欧美日韩综合在线免费观看| 欧美三级中文字| 欧美伊人久久久久久久久影院| 91猫先生在线| 欧洲在线/亚洲| 欧美日韩国产大片| 欧美老女人在线| 日韩一卡二卡三卡国产欧美| 宅男在线国产精品| 91麻豆精品国产91久久久久久 | 亚洲午夜日本在线观看| 亚洲精品视频在线观看免费| 国产精品每日更新在线播放网址| 亚洲国产精品成人久久综合一区| 欧美激情资源网| 中文字幕在线观看一区二区| |精品福利一区二区三区| 中文字幕佐山爱一区二区免费| 亚洲欧洲综合另类在线| 亚洲图片自拍偷拍| 日韩av电影免费观看高清完整版| 亚洲成人自拍一区| 日本麻豆一区二区三区视频| 久久99国内精品| 成人小视频在线| 色噜噜狠狠成人中文综合| 欧美美女一区二区在线观看| 欧美一区二区三区免费| 国产人妖乱国产精品人妖| 中文字幕一区不卡| 午夜精品在线视频一区| 久久精品国产秦先生| 国产成人一级电影| 在线视频你懂得一区| 日韩精品一区二区三区在线播放| 国产调教视频一区| 亚洲一区二区免费视频| 国产综合久久久久久久久久久久| youjizz国产精品| 91精品久久久久久久久99蜜臂| 国产色爱av资源综合区| 亚洲摸摸操操av| 久草热8精品视频在线观看| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 成人av在线看| 欧美日本一区二区在线观看| 国产亚洲女人久久久久毛片| 亚洲女爱视频在线| 久久99精品久久久久婷婷| 91丝袜美女网| 久久网站最新地址| 亚洲成a人片在线观看中文| 成人午夜电影网站| 日韩三级.com| 亚洲自拍偷拍综合| 成人18视频日本| 欧美一区二区不卡视频| 亚洲欧美激情小说另类| 国产成人综合在线观看| 这里只有精品99re| 亚洲一区精品在线| 91丨九色丨蝌蚪丨老版| 国产日韩亚洲欧美综合| 日韩av中文字幕一区二区| 91麻豆swag| 国产精品每日更新在线播放网址| 久久国产三级精品| 91精品国产综合久久久久| 亚洲人被黑人高潮完整版| 国产激情精品久久久第一区二区 | 精品区一区二区| 亚洲一区免费观看| 国产成人免费视| 亚洲精品一区二区三区在线观看| 亚洲国产aⅴ天堂久久| 日本韩国精品一区二区在线观看| 国产亚洲综合av| 激情文学综合丁香| 欧美不卡视频一区| 久久精品国产亚洲a| 欧美美女激情18p| 亚洲五码中文字幕| 欧美综合亚洲图片综合区| 亚洲女人的天堂| 在线影院国内精品| 亚洲资源中文字幕| 欧美日韩精品一区二区三区四区 | 成人app软件下载大全免费| 久久精品一二三| 国产电影精品久久禁18|