亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? decl7sen.rpt

?? 7段LED顯示VHDL描述
?? RPT
字號:
Project Information                            d:\ok\0530\7duanen\decl7sen.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 05/30/2008 20:03:02

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


DECL7SEN


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

decl7sen  EPM7032SLC44-5   5        7        0      7       0           21 %

User Pins:                 5        7        0  



Device-Specific Information:                   d:\ok\0530\7duanen\decl7sen.rpt
decl7sen

***** Logic for device 'decl7sen' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                               
                                         L  L  
                                         E  E  
                                         D  D  
                       V  G  G  G  G  G  7  7  
              A  A  A  C  N  N  N  N  N  S  S  
              2  1  0  C  D  D  D  D  D  0  6  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | LED7S5 
      A3 |  8                                38 | #TDO 
      EN |  9                                37 | LED7S4 
     GND | 10                                36 | LED7S2 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032SLC44-5         34 | LED7S1 
    #TMS | 13                                33 | LED7S3 
RESERVED | 14                                32 | #TCK 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                   d:\ok\0530\7duanen\decl7sen.rpt
decl7sen

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   7/16( 43%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     7/16( 43%)   9/16( 56%)   0/16(  0%)   5/36( 13%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            16/32     ( 50%)
Total logic cells used:                          7/32     ( 21%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    7/32     ( 21%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  5.00
Total fan-in:                                    35

Total input pins required:                       5
Total fast input logic cells required:           0
Total output pins required:                      7
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      7
Total flipflops required:                        0
Total product terms required:                   25
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                   d:\ok\0530\7duanen\decl7sen.rpt
decl7sen

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4    (1)  (A)      INPUT               0      0   0    0    0    7    0  A0
   5    (2)  (A)      INPUT               0      0   0    0    0    7    0  A1
   6    (3)  (A)      INPUT               0      0   0    0    0    7    0  A2
   8    (5)  (A)      INPUT               0      0   0    0    0    7    0  A3
   9    (6)  (A)      INPUT               0      0   0    0    0    7    0  EN


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                   d:\ok\0530\7duanen\decl7sen.rpt
decl7sen

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S0
  34     23    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S1
  36     22    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S2
  33     24    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S3
  37     21    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S4
  39     19    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S5
  40     18    B     OUTPUT      t        0      0   0    5    0    0    0  LED7S6


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                   d:\ok\0530\7duanen\decl7sen.rpt
decl7sen

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                       Logic cells placed in LAB 'B'
        +------------- LC17 LED7S0
        | +----------- LC23 LED7S1
        | | +--------- LC22 LED7S2
        | | | +------- LC24 LED7S3
        | | | | +----- LC21 LED7S4
        | | | | | +--- LC19 LED7S5
        | | | | | | +- LC18 LED7S6
        | | | | | | | 
        | | | | | | |   Other LABs fed by signals
        | | | | | | |   that feed LAB 'B'
LC      | | | | | | | | A B |     Logic cells that feed LAB 'B':

Pin
4    -> * * * * * * * | - * | <-- A0
5    -> * * * * * * * | - * | <-- A1
6    -> * * * * * * * | - * | <-- A2
8    -> * * * * * * * | - * | <-- A3
9    -> * * * * * * * | - * | <-- EN


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                   d:\ok\0530\7duanen\decl7sen.rpt
decl7sen

** EQUATIONS **

A0       : INPUT;
A1       : INPUT;
A2       : INPUT;
A3       : INPUT;
EN       : INPUT;

-- Node name is 'LED7S0' 
-- Equation name is 'LED7S0', location is LC017, type is output.
 LED7S0  = LCELL( _EQ001 $  VCC);
  _EQ001 =  A0 & !A1 &  A2 &  A3 &  EN
         #  A0 &  A1 & !A2 &  A3 &  EN
         #  A0 & !A1 & !A2 & !A3 &  EN
         # !A0 & !A1 &  A2 & !A3 &  EN;

-- Node name is 'LED7S1' 
-- Equation name is 'LED7S1', location is LC023, type is output.
 LED7S1  = LCELL( _EQ002 $  VCC);
  _EQ002 =  A0 & !A1 &  A2 & !A3 &  EN
         #  A0 &  A1 &  A3 &  EN
         # !A0 &  A1 &  A2 &  EN
         # !A0 &  A2 &  A3 &  EN;

-- Node name is 'LED7S2' 
-- Equation name is 'LED7S2', location is LC022, type is output.
 LED7S2  = LCELL( _EQ003 $  VCC);
  _EQ003 = !A0 &  A1 & !A2 & !A3 &  EN
         #  A1 &  A2 &  A3 &  EN
         # !A0 &  A2 &  A3 &  EN;

-- Node name is 'LED7S3' 
-- Equation name is 'LED7S3', location is LC024, type is output.
 LED7S3  = LCELL( _EQ004 $  VCC);
  _EQ004 = !A0 &  A1 & !A2 &  A3 &  EN
         #  A0 & !A1 & !A2 & !A3 &  EN
         # !A0 & !A1 &  A2 & !A3 &  EN
         #  A0 &  A1 &  A2 &  EN;

-- Node name is 'LED7S4' 
-- Equation name is 'LED7S4', location is LC021, type is output.
 LED7S4  = LCELL( _EQ005 $  VCC);
  _EQ005 = !A1 &  A2 & !A3 &  EN
         #  A0 & !A1 & !A2 &  EN
         #  A0 & !A3 &  EN;

-- Node name is 'LED7S5' 
-- Equation name is 'LED7S5', location is LC019, type is output.
 LED7S5  = LCELL( _EQ006 $  VCC);
  _EQ006 =  A0 & !A1 &  A2 &  A3 &  EN
         #  A0 & !A1 & !A2 & !A3 &  EN
         # !A0 &  A1 & !A2 & !A3 &  EN
         #  A0 &  A1 & !A3 &  EN;

-- Node name is 'LED7S6' 
-- Equation name is 'LED7S6', location is LC018, type is output.
 LED7S6  = LCELL( _EQ007 $  VCC);
  _EQ007 =  A0 &  A1 &  A2 & !A3 &  EN
         # !A0 & !A1 &  A2 &  A3 &  EN
         # !A1 & !A2 & !A3 &  EN;



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                            d:\ok\0530\7duanen\decl7sen.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX7000S' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:01
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,822K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品私人影院| 日韩一卡二卡三卡四卡| 91国产丝袜在线播放| 日韩一区二区电影| 亚洲欧美日韩国产手机在线 | 欧美色国产精品| 国产嫩草影院久久久久| 久久综合综合久久综合| 欧美三级三级三级爽爽爽| 国产欧美精品在线观看| 久热成人在线视频| 337p亚洲精品色噜噜| 亚洲免费av高清| 国产91色综合久久免费分享| 日韩三级在线观看| 亚洲电影中文字幕在线观看| 91一区二区在线| 国产精品久99| 国产凹凸在线观看一区二区| 91精品国产综合久久蜜臀| 亚洲国产美女搞黄色| 日本韩国精品一区二区在线观看| 成人免费一区二区三区在线观看| 成人午夜视频福利| 欧美高清在线一区二区| 国产高清精品网站| 欧美韩国一区二区| 成人av网站在线观看免费| 国产亚洲精品精华液| 国产一区二区三区久久悠悠色av| 欧美大片在线观看一区二区| 喷水一区二区三区| 日韩欧美中文字幕公布| 青青草国产精品97视觉盛宴| 欧美v日韩v国产v| 国产乱码一区二区三区| 久久久久久亚洲综合影院红桃 | 日韩激情中文字幕| 欧美视频一区二区三区四区| 亚洲18女电影在线观看| 日韩免费高清视频| 国产精品自产自拍| 国产精品入口麻豆九色| 一本大道久久a久久综合| 亚洲欧美日韩国产另类专区| 欧美色精品天天在线观看视频| 天天av天天翘天天综合网色鬼国产| 欧美精品vⅰdeose4hd| 美女精品一区二区| 久久九九全国免费| 91在线视频观看| 午夜视频一区在线观看| 亚洲欧洲日韩av| 欧美一a一片一级一片| 青青青爽久久午夜综合久久午夜| 久久丝袜美腿综合| 91视频www| 日韩av高清在线观看| 国产亚洲成av人在线观看导航| 高清不卡在线观看| 亚洲一区二区三区四区在线| 亚洲男帅同性gay1069| 欧美撒尿777hd撒尿| 久久99精品久久久| 国产精品成人免费在线| 欧美另类久久久品| 岛国av在线一区| 午夜欧美在线一二页| 久久精品视频在线看| 欧美丝袜丝交足nylons图片| 国产一区二区精品久久91| 亚洲精品日韩一| 久久久一区二区三区| 欧美亚洲高清一区| 国产福利一区二区| 日韩精品一级中文字幕精品视频免费观看 | 成人一区二区三区视频| 亚洲va韩国va欧美va精品| 国产欧美日韩三区| 欧美日韩国产首页在线观看| 国产aⅴ综合色| 青青草原综合久久大伊人精品 | 欧美日韩日日摸| 三级在线观看一区二区| 日韩一区二区三区在线观看| 国产成人aaa| 青青草原综合久久大伊人精品| 亚洲精品视频一区| 国产清纯在线一区二区www| 欧美久久久一区| 色乱码一区二区三区88| 风间由美一区二区av101| 男人的天堂亚洲一区| 亚洲精品v日韩精品| 国产亚洲一二三区| 精品日韩成人av| 欧美一区二区三区成人| 欧美理论在线播放| 欧洲中文字幕精品| 日本高清不卡aⅴ免费网站| 成人午夜视频福利| 高清成人免费视频| 国产成人免费视频一区| 国产一区二区三区久久久| 蜜臀av性久久久久蜜臀aⅴ | 欧美日韩国产小视频在线观看| 色哟哟精品一区| 日韩不卡手机在线v区| 国产精品国产三级国产专播品爱网| 国产传媒日韩欧美成人| 狠狠色丁香九九婷婷综合五月| 天天亚洲美女在线视频| 日韩一区精品字幕| 日韩激情在线观看| 蜜臀久久99精品久久久久久9| 午夜精品视频一区| 天天做天天摸天天爽国产一区 | 91精品国产高清一区二区三区| 欧美艳星brazzers| 91电影在线观看| 欧美无人高清视频在线观看| 欧美午夜精品久久久| 欧美日本一道本| 日韩午夜精品电影| 精品国产制服丝袜高跟| 国产免费观看久久| 最新日韩在线视频| 亚洲一级二级三级| 午夜久久久久久久久久一区二区| 婷婷丁香久久五月婷婷| 精彩视频一区二区| 高清在线观看日韩| 色综合天天综合网天天看片| 欧美在线观看视频一区二区三区| 精品视频全国免费看| 日韩欧美亚洲国产精品字幕久久久| 精品欧美黑人一区二区三区| 欧美激情一区二区三区蜜桃视频| 亚洲人午夜精品天堂一二香蕉| 亚洲午夜视频在线| 久久69国产一区二区蜜臀| 成人性生交大片免费看中文| 在线免费亚洲电影| 欧美videossexotv100| 国产精品久久网站| 婷婷国产在线综合| 国产91精品在线观看| 在线观看日韩国产| 日韩一区二区三区精品视频 | 日本欧美久久久久免费播放网| 国内精品自线一区二区三区视频| 97se狠狠狠综合亚洲狠狠| 欧美日韩国产在线观看| 久久久影视传媒| 亚洲电影欧美电影有声小说| 国产成人精品免费一区二区| 欧洲精品一区二区| 国产日韩欧美不卡| 午夜免费久久看| 99久久精品国产一区| 日韩免费视频一区| 亚洲一区二区三区四区不卡| 国产精品123| 日韩视频一区二区三区在线播放| 日韩理论片网站| 国产一区二区三区四区五区入口| 欧美四级电影在线观看| 国产精品免费网站在线观看| 免费成人在线网站| 欧美这里有精品| 成人欧美一区二区三区在线播放| 久久99日本精品| 91精品中文字幕一区二区三区| 亚洲欧美综合色| 国产乱码精品1区2区3区| 欧美一级二级三级蜜桃| 亚洲激情图片小说视频| zzijzzij亚洲日本少妇熟睡| 亚洲精品一区二区精华| 日韩av一级电影| 精品污污网站免费看| 最新中文字幕一区二区三区| 国产福利一区二区三区| www成人在线观看| 久久99热99| 精品久久久久香蕉网| 日韩av一二三| 欧美一区二区女人| 日韩电影在线一区二区| 3d动漫精品啪啪1区2区免费| 亚洲综合在线免费观看| 日本高清视频一区二区| 亚洲免费观看高清完整版在线观看 | 激情综合色综合久久综合| 欧美精品第1页| 免费观看成人av| 亚洲精品一区二区三区蜜桃下载| 激情另类小说区图片区视频区| 欧美一级日韩免费不卡| 免费在线观看一区二区三区|