?? vsp2232_timesim.nlf
字號:
Release 7.1.04i - netgen H.42Copyright (c) 1995-2005 Xilinx, Inc. All rights reserved.Command Line: netgen -intstyle ise -s 4 -pcf VSP2232.pcf -sdf_anno true -w
-ofmt verilog -sim VSP2232.ncd VSP2232_timesim.v Read and Annotate design 'VSP2232.ncd' ...Loading device for application Rf_Device from file '3s400.nph' in environment
D:/Xilinx. "VSP2232" is an NCD, version 3.1, device xc3s400, package pq208, speed -4Loading constraints from 'VSP2232.pcf'...The speed grade (-4) differs from the speed grade specified in the .ncd file
(-4).The number of routable networks is 210Flattening design ...Processing design ... Preping design's networks ... Preping design's macros ...Writing Verilog SDF file 'VSP2232_timesim.sdf' ...Writing Verilog netlist file 'VSP2232_timesim.v' ...INFO:NetListWriters:633 - The generated Verilog netlist contains Xilinx SIMPRIM
simulation primitives and has to be used with SIMPRIM simulation library for
correct compilation and simulation. INFO:NetListWriters:580 - If Verilog simulation is performed outside the ISE
Project Navigator environment, please add $XILINX/verilog/src/glbl.v to the
simulator compile and invocation commands in order to allow proper
initialization of the design. If simulation is performed within Project
Navigator, this will be taken care of automatically. For more information on
compiling and performing Xilinx simulation, consult the online Synthesis and
Verification Design Guide:
http://support.xilinx.com/support/software_manuals.htm Number of warnings: 0Number of info messages: 2Total memory usage is 73928 kilobytes
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -