亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? tb_mc8051_siu_sim.vhd

?? 8051MCU在FPGA上實現的源代碼
?? VHD
?? 第 1 頁 / 共 2 頁
字號:
---------------------------------------------------------------------------------                                                                           ----          X       X   XXXXXX    XXXXXX    XXXXXX    XXXXXX      X          ----          XX     XX  X      X  X      X  X      X  X           XX          ----          X X   X X  X         X      X  X      X  X          X X          ----          X  X X  X  X         X      X  X      X  X         X  X          ----          X   X   X  X          XXXXXX   X      X   XXXXXX      X          ----          X       X  X         X      X  X      X         X     X          ----          X       X  X         X      X  X      X         X     X          ----          X       X  X      X  X      X  X      X         X     X          ----          X       X   XXXXXX    XXXXXX    XXXXXX    XXXXXX      X          ----                                                                           ----                                                                           ----                       O R E G A N O   S Y S T E M S                       ----                                                                           ----                            Design & Consulting                            ----                                                                           -----------------------------------------------------------------------------------                                                                           ----         Web:           http://www.oregano.at/                             ----                                                                           ----         Contact:       mc8051@oregano.at                                  ----                                                                           -----------------------------------------------------------------------------------                                                                           ----  MC8051 - VHDL 8051 Microcontroller IP Core                               ----  Copyright (C) 2001 OREGANO SYSTEMS                                       ----                                                                           ----  This library is free software; you can redistribute it and/or            ----  modify it under the terms of the GNU Lesser General Public               ----  License as published by the Free Software Foundation; either             ----  version 2.1 of the License, or (at your option) any later version.       ----                                                                           ----  This library is distributed in the hope that it will be useful,          ----  but WITHOUT ANY WARRANTY; without even the implied warranty of           ----  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU        ----  Lesser General Public License for more details.                          ----                                                                           ----  Full details of the license can be found in the file LGPL.TXT.           ----                                                                           ----  You should have received a copy of the GNU Lesser General Public         ----  License along with this library; if not, write to the Free Software      ----  Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA  ----                                                                           ---------------------------------------------------------------------------------------         Author:                 Roland H鰈ler----         Filename:               tb_mc8051_siu_sim.vhd----         Date of Creation:       Mon Aug  9 12:14:48 1999----         Version:                $Revision: 1.6 $----         Date of Latest Version: $Date: 2002/09/05 11:15:33 $------         Description: Module level testbench for the serial interface --                      unit.---------------------------------------------------------------------------------------architecture sim of tb_mc8051_siu is  signal clk_a     : std_logic;                     --< system clock  signal reset     : std_logic;                     --< system reset  signal s_tf_a    : std_logic;                     --< timer1 overflow flag  signal s_trans_a : std_logic;                     --< 1 activates transm.  signal s_scon_a  : std_logic_vector(5 downto 0);  --< from SFR register                                                    --< bits 7 to 3  signal s_sbuf_a  : std_logic_vector(7 downto 0);  --< data for transm.  signal s_smod_a  : std_logic;                     --< low(0)/high baudrate  signal s_sbuf_out_a : std_logic_vector(7 downto 0);  --< received data   signal s_scon_out_a : std_logic_vector(2 downto 0);  --< to SFR register                                                        --< bits 0 to 2  signal s_rxd_out_a  : std_logic;                     --< mode0 data output  signal s_txd_out_a  : std_logic;                     --< serial data output  signal clk_b     : std_logic;                     --< system clock  signal s_tf_b    : std_logic;                     --< timer1 overflow flag  signal s_trans_b : std_logic;                     --< 1 activates transm.  signal s_scon_b  : std_logic_vector(5 downto 0);  --< from SFR register                                                    --< bits 7 to 3  signal s_sbuf_b  : std_logic_vector(7 downto 0);  --< data for transm.  signal s_smod_b  : std_logic;                     --< low(0)/high baudrate  signal s_sbuf_out_b : std_logic_vector(7 downto 0);  --< received data   signal s_scon_out_b : std_logic_vector(2 downto 0);  --< to SFR register                                                        --< bits 0 to 2  signal s_rxdwr_a    : std_logic;                     --< rxd direction signal  signal s_rxdwr_b    : std_logic;                     --< rxd direction signal  signal s_rxd_out_b  : std_logic;                     --< mode0 data output  signal s_txd_out_b  : std_logic;                     --< serial data output      signal s_serialdata_a     : std_logic;  signal s_serialdata_b     : std_logic;  begin  s_serialdata_a <= s_txd_out_a when s_scon_a(4 downto 3) /= "00"                    else s_rxd_out_a;  s_serialdata_b <= s_txd_out_b when s_scon_b(4 downto 3) /= "00"                    else s_rxd_out_b;    i_mc8051_siu_a : mc8051_siu    port map (clk     => clk_a,              reset   => reset,              tf_i    => s_tf_a,              trans_i => s_trans_a,              rxd_i   => s_serialdata_b,              scon_i  => s_scon_a,              sbuf_i  => s_sbuf_a,              smod_i  => s_smod_a,              sbuf_o  => s_sbuf_out_a,              scon_o  => s_scon_out_a,              rxdwr_o => s_rxdwr_a,              rxd_o   => s_rxd_out_a,              txd_o   => s_txd_out_a);    i_mc8051_siu_b : mc8051_siu    port map (clk     => clk_b,              reset   => reset,              tf_i    => s_tf_b,              trans_i => s_trans_b,              rxd_i   => s_serialdata_a,              scon_i  => s_scon_b,              sbuf_i  => s_sbuf_b,              smod_i  => s_smod_b,              sbuf_o  => s_sbuf_out_b,              scon_o  => s_scon_out_b,              rxdwr_o => s_rxdwr_b,              rxd_o   => s_rxd_out_b,              txd_o   => s_txd_out_b);--------------------------------------------------------------------------------- Perform simple selfchecking test for the four operating modes.-------------------------------------------------------------------------------    p_run : process    begin      -------------------------------------------------------------------------      -- set start values and perform reset      -------------------------------------------------------------------------      s_smod_a  <= '0';      s_trans_a <= '0';      s_sbuf_a  <= conv_std_logic_vector(0, 8);      s_scon_a  <= conv_std_logic_vector(0, 6);      s_smod_b  <= '0';      s_trans_b <= '0';      s_sbuf_b  <= conv_std_logic_vector(0, 8);      s_scon_b  <= conv_std_logic_vector(0, 6);      reset   <= '1';      wait for one_period + one_period/2 + 5 ns;      reset   <= '0';      wait for one_period * 4;      -------------------------------------------------------------------------      -- Testing MODE 0      -------------------------------------------------------------------------      s_scon_a  <= conv_std_logic_vector(0, 6);       -- 000000      s_sbuf_a  <= conv_std_logic_vector(170, 8);     -- 10101010      s_scon_b  <= conv_std_logic_vector(2, 6);       -- 000010      s_sbuf_b  <= conv_std_logic_vector(170, 8);     -- 10101010      s_trans_a <= '1';                               -- start transmission      wait for one_period * 1;      s_trans_a <= '0';      wait until s_scon_out_b(0) = '1';      s_scon_b  <= conv_std_logic_vector(0, 6);       -- 000000      assert s_sbuf_out_b = "10101010"        report "ERROR: FALSE DATA RECEIVED IN MODE 0! DATA SENT: AAh"        severity failure;      assert s_sbuf_out_b /= "10101010"        report "CORRECT DATA RECEIVED IN MODE 0! DATA RECEIVED: AAh"        severity note;      wait for one_period * 600;      s_scon_a  <= conv_std_logic_vector(0, 6);       -- 000000      s_sbuf_a  <= conv_std_logic_vector(85, 8);      -- 01010101      s_scon_b  <= conv_std_logic_vector(2, 6);       -- 000010      s_sbuf_b  <= conv_std_logic_vector(16#55#, 8);  -- 01010101      s_trans_a <= '1';                               -- start transmission      wait for one_period * 1;      s_trans_a <= '0';      wait until s_scon_out_b(0) = '1' and s_scon_out_a(1) = '1';      s_scon_b  <= conv_std_logic_vector(0, 6);       -- 000000      assert s_sbuf_out_b = "01010101"        report "ERROR: FALSE DATA RECEIVED IN MODE 0! DATA SENT: 55h"        severity failure;      assert s_sbuf_out_b /= "01010101"        report "CORRECT DATA RECEIVED IN MODE 0! DATA RECEIVED: 55h"        severity note;      wait for one_period * 600;      s_scon_a  <= conv_std_logic_vector(2, 6);       -- 000010      s_sbuf_a  <= conv_std_logic_vector(00, 8);      -- 00000000      s_scon_b  <= conv_std_logic_vector(0, 6);       -- 000000      s_sbuf_b  <= conv_std_logic_vector(16#FF#, 8);  -- 11111111      s_trans_b <= '1';                               -- start transmission      wait for one_period * 1;      s_trans_b <= '0';      wait until s_scon_out_a(0) = '1' and s_scon_out_b(1) = '1';      s_scon_a  <= conv_std_logic_vector(0, 6);       -- 000000      assert s_sbuf_out_a = "11111111"        report "ERROR: FALSE DATA RECEIVED IN MODE 0! DATA SENT: FFh"        severity failure;      assert s_sbuf_out_a /= "11111111"        report "CORRECT DATA RECEIVED IN MODE 0! DATA RECEIVED: FFh"        severity note;      wait for one_period * 600;      s_scon_a  <= conv_std_logic_vector(2, 6);       -- 000010      s_sbuf_a  <= conv_std_logic_vector(00, 8);      -- 00000000      s_scon_b  <= conv_std_logic_vector(0, 6);       -- 000000      s_sbuf_b  <= conv_std_logic_vector(16#00#, 8);  -- 00000000      s_trans_b <= '1';                               -- start transmission      wait for one_period * 1;      s_trans_b <= '0';      wait until s_scon_out_a(0) = '1' and s_scon_out_b(1) = '1';      s_scon_a  <= conv_std_logic_vector(0, 6);       -- 000000      assert s_sbuf_out_a = "00000000"        report "ERROR: FALSE DATA RECEIVED IN MODE 0! DATA SENT: 00h"        severity failure;      assert s_sbuf_out_a /= "00000000"        report "CORRECT DATA RECEIVED IN MODE 0! DATA RECEIVED: 00h"        severity note;      wait for one_period;      -------------------------------------------------------------------------      -- Testing MODE 1      -------------------------------------------------------------------------      s_smod_a  <= '1';      s_scon_a  <= conv_std_logic_vector(40, 6);   -- 101000  MODE 1 + RI=1      s_sbuf_a  <= conv_std_logic_vector(170, 8);  -- 10101010      s_smod_b  <= '1';      s_scon_b  <= conv_std_logic_vector(10, 6);   -- 001010  MODE 1 + RI=0      s_sbuf_b  <= conv_std_logic_vector(170, 8);  -- 10101010      s_trans_a <= '1';                            -- start transmission      wait for one_period * 1;      s_trans_a <= '0';      wait until s_scon_out_b(0) = '1';      assert s_sbuf_out_b = "10101010"        report "ERROR: FALSE DATA RECEIVED IN MODE 1! DATA SENT: AAh"        severity failure;      assert s_sbuf_out_b /= "10101010"        report "CORRECT DATA RECEIVED IN MODE 1! DATA RECEIVED: AAh"        severity note;      wait for one_period * 600;      s_sbuf_a  <= conv_std_logic_vector(85, 8);   -- 01010101      s_trans_a <= '1';                            -- start transmission      wait for one_period * 1;      s_trans_a <= '0';      wait until s_scon_out_b(0) = '1' and s_scon_out_a(1) = '1';      assert s_sbuf_out_b = "01010101"        report "ERROR: FALSE DATA RECEIVED IN MODE 1! DATA SENT: 55h"

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲欧美日韩在线播放| 国产人久久人人人人爽| 色菇凉天天综合网| 色综合色综合色综合 | 国产精品99久久久久久久vr| 日韩电影网1区2区| 美日韩黄色大片| 免费久久精品视频| 国产一区欧美日韩| 成人不卡免费av| 色哟哟精品一区| 91麻豆精品91久久久久久清纯| 欧美一区二区三区色| 欧美xxxxx牲另类人与| 欧美国产日韩一二三区| 亚洲欧美日韩精品久久久久| 亚洲第一二三四区| 日本麻豆一区二区三区视频| 国产一区二区不卡| 99精品欧美一区二区三区综合在线| 一本到不卡精品视频在线观看 | 欧美一区二区视频网站| 欧美一区二区三区啪啪| 久久精品视频在线免费观看| 国产精品麻豆欧美日韩ww| 亚洲午夜久久久久久久久电影网 | 国产视频911| 亚洲精品乱码久久久久久黑人| 亚洲h精品动漫在线观看| 久久国产精品免费| 99久久综合狠狠综合久久| 这里只有精品电影| 国产精品入口麻豆原神| 日韩综合在线视频| www.日韩av| 日韩欧美一区二区免费| 亚洲欧美日韩久久| 久久超碰97人人做人人爱| 91在线视频免费观看| 日韩午夜av电影| 亚洲精品乱码久久久久久久久| 免费av成人在线| 91网上在线视频| 久久综合色婷婷| 国产日韩欧美a| 日韩视频免费观看高清完整版 | 高清av一区二区| 欧美性受极品xxxx喷水| 久久九九全国免费| 免费成人在线观看视频| 欧美伊人久久久久久久久影院| 久久精品视频网| 免费观看在线综合色| 欧美在线观看一区| 国产精品久久久久久久午夜片| 蜜臀av一区二区| 欧美高清视频在线高清观看mv色露露十八| 国产亚洲精品久| 狠狠色丁香婷综合久久| 欧美麻豆精品久久久久久| 国产精品福利影院| 成人美女视频在线观看| 久久视频一区二区| 精品一区免费av| 日韩美女在线视频| 久久国产精品一区二区| 日韩一区二区三区电影| 日韩中文字幕1| 制服丝袜日韩国产| 日韩精品三区四区| 日韩一区二区三区视频在线| 五月天婷婷综合| 日韩一区二区三区在线观看| 视频一区二区不卡| 欧美疯狂性受xxxxx喷水图片| 亚洲国产va精品久久久不卡综合| 在线观看视频一区二区欧美日韩 | 欧美猛男男办公室激情| 亚洲一二三四在线观看| 欧美日韩视频在线一区二区| 亚洲国产精品久久久久婷婷884| 欧美日韩一级片网站| 日韩在线a电影| 日韩欧美的一区| 国产成人精品免费网站| 国产精品护士白丝一区av| 91免费小视频| 亚洲v中文字幕| 久久综合九色综合97婷婷女人 | 日韩欧美一区二区不卡| 精油按摩中文字幕久久| 欧美激情中文字幕| 日本韩国欧美一区| 日韩av二区在线播放| 久久综合久久99| 91麻豆自制传媒国产之光| 香蕉乱码成人久久天堂爱免费| 欧美高清性hdvideosex| 国产精品资源网站| 一区二区视频在线看| 欧美一区日本一区韩国一区| 成人午夜激情片| 日韩高清一区在线| 国产精品美女久久久久久久久久久| 日本韩国精品在线| 久久99精品网久久| 一区二区三区在线影院| 精品国产乱码久久久久久浪潮| 成人爽a毛片一区二区免费| 亚洲午夜电影网| 国产亚洲va综合人人澡精品 | 亚洲国产日韩精品| 久久人人爽人人爽| 欧美日韩亚洲综合在线| 国产精品一区二区免费不卡 | 欧美日韩一本到| 国内精品伊人久久久久av影院| 亚洲欧美另类小说| 久久综合九色综合97婷婷| 欧美性一级生活| 成人黄色免费短视频| 另类欧美日韩国产在线| 亚洲一二三四区不卡| 中文字幕视频一区| 久久婷婷国产综合国色天香| 欧美日韩久久不卡| 99久久久国产精品| 懂色av一区二区夜夜嗨| 久久精品国产成人一区二区三区 | 亚洲一区二区三区四区中文字幕| 日韩欧美中文一区| 欧美日韩另类一区| 在线亚洲欧美专区二区| 91小宝寻花一区二区三区| 国产一区二区毛片| 精品伊人久久久久7777人| 日韩福利电影在线| 婷婷久久综合九色综合绿巨人 | 69堂成人精品免费视频| 在线一区二区三区四区五区 | 国产精品久久久久精k8| 久久老女人爱爱| 精品日韩一区二区三区免费视频| 欧美日韩中文字幕精品| 日本道精品一区二区三区| eeuss鲁一区二区三区| 丁香啪啪综合成人亚洲小说 | 韩国v欧美v日本v亚洲v| 青青草精品视频| 另类欧美日韩国产在线| 久久99日本精品| 精久久久久久久久久久| 国产一区在线观看视频| 国产在线不卡一卡二卡三卡四卡| 久久99热99| 国产一区二区精品久久| 国产不卡免费视频| 成人avav影音| 在线观看91视频| 欧美色国产精品| 日韩精品一区在线| xnxx国产精品| 中文字幕亚洲成人| 一区二区三区不卡视频| 日韩福利视频网| 国产精品一区二区黑丝| 99久久精品免费看国产免费软件| 99re在线精品| 欧美猛男gaygay网站| 日韩一区二区精品| 国产精品区一区二区三| 一区二区三区在线观看动漫| 日韩电影在线看| 成人精品国产一区二区4080| 一本色道久久综合亚洲91| 777欧美精品| 国产精品乱码一区二区三区软件| 亚洲美女淫视频| 免费观看91视频大全| 成人妖精视频yjsp地址| 欧美区视频在线观看| 久久综合色综合88| 亚洲一区二区三区在线播放| 久久激情五月激情| 一本久久精品一区二区| 欧美sm极限捆绑bd| 亚洲黄色录像片| 国产一区亚洲一区| 欧美久久久久久久久| 国产精品视频免费| 美女网站在线免费欧美精品| 成人av中文字幕| 日韩美女一区二区三区四区| 亚洲欧美另类小说| 韩国成人福利片在线播放| 欧美日韩在线不卡| 国产精品国产三级国产普通话99| 视频一区视频二区中文| 91色porny在线视频| 久久精品免费在线观看|