亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cnt60.rpt

?? 以前學習VHDL語言時做的一個電子鬧鐘程序
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                 e:\11111111111111\max+plus\clock\cnt60.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/16/2008 21:20:52

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CNT60


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cnt60     EPF10K10LC84-3   2      9      0    0         0  %    13       2  %

User Pins:                 2      9      0  



Project Information                 e:\11111111111111\max+plus\clock\cnt60.rpt

** FILE HIERARCHY **



|lpm_add_sub:140|
|lpm_add_sub:140|addcore:adder|
|lpm_add_sub:140|altshift:result_ext_latency_ffs|
|lpm_add_sub:140|altshift:carry_ext_latency_ffs|
|lpm_add_sub:140|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:208|
|lpm_add_sub:208|addcore:adder|
|lpm_add_sub:208|altshift:result_ext_latency_ffs|
|lpm_add_sub:208|altshift:carry_ext_latency_ffs|
|lpm_add_sub:208|altshift:oflow_ext_latency_ffs|


Device-Specific Information:        e:\11111111111111\max+plus\clock\cnt60.rpt
cnt60

***** Logic for device 'cnt60' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S        G  S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E        N  E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R        D  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  r  c  I  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  s  l  N  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  t  k  T  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | qout1 
    VCCINT | 20                                                              66 | qout5 
        co | 21                                                              65 | qout3 
     qout7 | 22                        EPF10K10LC84-3                        64 | qout6 
     qout0 | 23                                                              63 | VCCINT 
     qout2 | 24                                                              62 | RESERVED 
     qout4 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:        e:\11111111111111\max+plus\clock\cnt60.rpt
cnt60

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B4       5/ 8( 62%)   0/ 8(  0%)   3/ 8( 37%)    1/2    1/2       4/22( 18%)   
B7       8/ 8(100%)   0/ 8(  0%)   8/ 8(100%)    1/2    1/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 2/6      ( 33%)
Total I/O pins used:                             9/53     ( 16%)
Total logic cells used:                         13/576    (  2%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.30/4    ( 82%)
Total fan-in:                                  43/2304    (  1%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                      9
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     13
Total flipflops required:                        9
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   5   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     13/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   5   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     13/0  



Device-Specific Information:        e:\11111111111111\max+plus\clock\cnt60.rpt
cnt60

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk
   2      -     -    -    --      INPUT  G             0    0    0    0  rst


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:        e:\11111111111111\max+plus\clock\cnt60.rpt
cnt60

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  21      -     -    B    --     OUTPUT                0    1    0    0  co
  23      -     -    B    --     OUTPUT                0    1    0    0  qout0
  67      -     -    B    --     OUTPUT                0    1    0    0  qout1
  24      -     -    B    --     OUTPUT                0    1    0    0  qout2
  65      -     -    B    --     OUTPUT                0    1    0    0  qout3
  25      -     -    B    --     OUTPUT                0    1    0    0  qout4
  66      -     -    B    --     OUTPUT                0    1    0    0  qout5
  64      -     -    B    --     OUTPUT                0    1    0    0  qout6
  22      -     -    B    --     OUTPUT                0    1    0    0  qout7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:        e:\11111111111111\max+plus\clock\cnt60.rpt
cnt60

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    B    04       AND2                0    3    0    1  |LPM_ADD_SUB:140|addcore:adder|:59
   -      2     -    B    04        OR2                0    3    0    1  |LPM_ADD_SUB:140|addcore:adder|:68
   -      4     -    B    04       DFFE   +            0    2    1    0  :3
   -      5     -    B    07       DFFE   +            0    3    1    1  ql3 (:13)
   -      6     -    B    07       DFFE   +            0    3    1    2  ql2 (:14)
   -      1     -    B    07       DFFE   +            0    2    1    3  ql1 (:15)
   -      4     -    B    07       DFFE   +            0    0    1    4  ql0 (:16)
   -      1     -    B    04       DFFE   +            0    3    1    1  qh3 (:17)
   -      6     -    B    04       DFFE   +            0    3    1    3  qh2 (:18)
   -      3     -    B    07       DFFE   +            0    3    1    3  qh1 (:19)
   -      8     -    B    07       DFFE   +            0    1    1    4  qh0 (:20)
   -      7     -    B    07        OR2        !       0    4    0    7  :95
   -      2     -    B    07        OR2        !       0    4    0    4  :113


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一区中文字幕| 亚洲视频一二三| 亚洲国产中文字幕| 欧美午夜片在线观看| 亚洲.国产.中文慕字在线| 欧美高清性hdvideosex| 日韩国产精品91| 日韩欧美一级精品久久| 国产曰批免费观看久久久| 国产婷婷色一区二区三区| 成人激情视频网站| 亚洲乱码一区二区三区在线观看| 欧美亚洲一区二区在线观看| 捆绑变态av一区二区三区| 亚洲一区在线观看免费观看电影高清| 色综合咪咪久久| 日韩成人一区二区| 国产亚洲精品资源在线26u| 94-欧美-setu| 天天色图综合网| 久久蜜桃av一区二区天堂| 99久久精品国产麻豆演员表| 亚洲午夜精品网| 久久精品夜色噜噜亚洲a∨| 91麻豆精品秘密| 欧美aaaaa成人免费观看视频| 久久久久久久久免费| 色婷婷精品久久二区二区蜜臂av | 国产亚洲欧美在线| 91麻豆免费看片| 麻豆国产精品官网| 中文字幕在线视频一区| 欧美日韩久久不卡| 成人中文字幕在线| 奇米精品一区二区三区四区 | 欧美一二三四区在线| 丰满亚洲少妇av| 天堂成人国产精品一区| 国产精品麻豆久久久| 日韩欧美一区在线| 欧美在线一区二区| 国产精品 欧美精品| 日日夜夜免费精品| 亚洲欧美电影一区二区| 精品国产不卡一区二区三区| 在线视频国内一区二区| 成人av影视在线观看| 蜜臀av一区二区在线观看| 亚洲已满18点击进入久久| 国产日产欧美一区| 欧美一区二区三级| 欧美日韩精品福利| 91激情在线视频| 成人激情图片网| 国产成人综合在线播放| 久热成人在线视频| 午夜私人影院久久久久| 亚洲精品五月天| 国产精品高潮呻吟久久| 国产天堂亚洲国产碰碰| 精品久久久久久久人人人人传媒 | 成人av在线资源| 另类人妖一区二区av| 亚洲va国产天堂va久久en| 一区二区在线免费| 亚洲柠檬福利资源导航| 亚洲欧洲av一区二区三区久久| 26uuu亚洲| 日韩限制级电影在线观看| 欧美区在线观看| 欧美老人xxxx18| 欧美另类变人与禽xxxxx| 欧美视频在线不卡| 色综合咪咪久久| 色婷婷久久综合| 在线精品视频免费观看| 91成人国产精品| 在线精品亚洲一区二区不卡| 在线视频一区二区三区| 色94色欧美sute亚洲线路一ni| 91色porny| 在线观看亚洲a| 欧美日韩国产色站一区二区三区| 欧美亚洲一区二区在线| 欧美精品久久99久久在免费线 | 亚洲特黄一级片| ●精品国产综合乱码久久久久| 最新日韩在线视频| 亚洲蜜臀av乱码久久精品 | 欧美日韩午夜精品| 欧美电影影音先锋| 日韩一区二区在线播放| 精品国产一区二区三区四区四| 国产午夜亚洲精品不卡 | 最新久久zyz资源站| 一区二区三区四区精品在线视频| 亚洲成人在线网站| 另类的小说在线视频另类成人小视频在线| 六月婷婷色综合| 成人中文字幕在线| 欧美伊人久久久久久久久影院| 欧美乱妇20p| 国产亚洲精久久久久久| 亚洲激情图片小说视频| 五月综合激情网| 国产一区二区三区香蕉| 91美女蜜桃在线| 日韩欧美国产综合| 中文字幕一区免费在线观看| 亚洲高清三级视频| 国产精品影视在线| 在线日韩国产精品| 久久蜜桃av一区精品变态类天堂| 亚洲视频一区在线观看| 日本不卡高清视频| 成人黄色av电影| 欧美精品亚洲二区| 欧美国产一区视频在线观看| 亚洲午夜激情av| 国产成人午夜高潮毛片| 精品婷婷伊人一区三区三| 久久免费视频一区| 亚洲成人在线网站| a美女胸又www黄视频久久| 91精品国产综合久久久久久久| 国产欧美一区视频| 日韩综合小视频| av欧美精品.com| 91精品国产高清一区二区三区| 国产精品毛片大码女人| 奇米色一区二区| 91久久久免费一区二区| 国产夜色精品一区二区av| 亚洲影院免费观看| 丰满少妇在线播放bd日韩电影| 日韩一区二区三区在线视频| 亚洲裸体xxx| 风间由美中文字幕在线看视频国产欧美| 欧美精品高清视频| 亚洲男女一区二区三区| 国产精品原创巨作av| 欧美一级搡bbbb搡bbbb| 亚洲欧美另类小说| 国产成人综合网站| 精品91自产拍在线观看一区| 图片区日韩欧美亚洲| 91麻豆免费观看| 中文字幕在线一区免费| 国产又黄又大久久| 欧美一区二区在线免费观看| 亚洲第一成年网| 在线观看亚洲成人| 一区二区三区在线播放| 波多野结衣一区二区三区| 久久免费精品国产久精品久久久久| 亚洲动漫第一页| 欧美三级在线播放| 亚洲一区二区三区自拍| 色欧美乱欧美15图片| 日韩久久一区二区| 不卡一区二区在线| 国产精品午夜电影| 成人午夜精品一区二区三区| 国产无人区一区二区三区| 国产激情视频一区二区在线观看 | 大陆成人av片| 国产婷婷色一区二区三区在线| 国产裸体歌舞团一区二区| 精品国产一区二区精华| 激情五月婷婷综合网| 国产亚洲成av人在线观看导航| 国产成人综合精品三级| 日本一区二区成人在线| 9人人澡人人爽人人精品| 国产精品萝li| 91国产视频在线观看| 亚洲成av人片一区二区三区| 3d动漫精品啪啪一区二区竹菊| 蜜桃视频免费观看一区| 精品免费一区二区三区| 国产伦精品一区二区三区视频青涩| 久久久天堂av| 成人福利视频网站| 亚洲免费在线看| 欧美高清视频www夜色资源网| 日本麻豆一区二区三区视频| 精品av综合导航| www.综合网.com| 亚洲v中文字幕| 精品久久国产字幕高潮| 国产传媒一区在线| 一区二区三区丝袜| 欧美一区二区三区成人| 懂色中文一区二区在线播放| 国产精品久久久久久亚洲伦| 91国在线观看| 久久精品久久99精品久久| 久久久精品人体av艺术| 在线精品视频一区二区三四| 久久精品久久99精品久久|