亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dds.sim.rpt

?? 基于VHDL+FPGA的DDS信號發(fā)生設(shè)計
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Simulator report for dds
Wed Oct 01 16:55:29 2008
Quartus II Version 7.1 Build 156 04/30/2007 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Simulator Summary
  3. Simulator Settings
  4. Simulation Waveforms
  5. |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ALTSYNCRAM
  6. Coverage Summary
  7. Complete 1/0-Value Coverage
  8. Missing 1-Value Coverage
  9. Missing 0-Value Coverage
 10. Simulator INI Usage
 11. Simulator Messages



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2007 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files from any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+--------------------------------------------+
; Simulator Summary                          ;
+-----------------------------+--------------+
; Type                        ; Value        ;
+-----------------------------+--------------+
; Simulation Start Time       ; 0 ps         ;
; Simulation End Time         ; 1.0 us       ;
; Simulation Netlist Size     ; 77 nodes     ;
; Simulation Coverage         ;      45.45 % ;
; Total Number of Transitions ; 2514         ;
; Simulation Breakpoints      ; 0            ;
; Family                      ; Cyclone      ;
; Device                      ; EP1C6Q240C8  ;
+-----------------------------+--------------+


+-------------------------------------------------------------------------------------------------------------------------+
; Simulator Settings                                                                                                      ;
+--------------------------------------------------------------------------------------------+------------+---------------+
; Option                                                                                     ; Setting    ; Default Value ;
+--------------------------------------------------------------------------------------------+------------+---------------+
; Simulation mode                                                                            ; Timing     ; Timing        ;
; Start time                                                                                 ; 0 ns       ; 0 ns          ;
; Simulation results format                                                                  ; CVWF       ;               ;
; Add pins automatically to simulation output waveforms                                      ; On         ; On            ;
; Check outputs                                                                              ; Off        ; Off           ;
; Report simulation coverage                                                                 ; On         ; On            ;
; Display complete 1/0 value coverage report                                                 ; On         ; On            ;
; Display missing 1-value coverage report                                                    ; On         ; On            ;
; Display missing 0-value coverage report                                                    ; On         ; On            ;
; Detect setup and hold time violations                                                      ; Off        ; Off           ;
; Detect glitches                                                                            ; Off        ; Off           ;
; Disable timing delays in Timing Simulation                                                 ; Off        ; Off           ;
; Generate Signal Activity File                                                              ; Off        ; Off           ;
; Generate VCD File for PowerPlay Power Analyzer                                             ; Off        ; Off           ;
; Group bus channels in simulation results                                                   ; Off        ; Off           ;
; Preserve fewer signal transitions to reduce memory requirements                            ; On         ; On            ;
; Trigger vector comparison with the specified mode                                          ; INPUT_EDGE ; INPUT_EDGE    ;
; Disable setup and hold time violations detection in input registers of bi-directional pins ; Off        ; Off           ;
; Overwrite Waveform Inputs With Simulation Outputs                                          ; Off        ;               ;
; Perform Glitch Filtering in Timing Simulation                                              ; Auto       ; Auto          ;
+--------------------------------------------------------------------------------------------+------------+---------------+


+----------------------+
; Simulation Waveforms ;
+----------------------+
Waveform report data cannot be output to ASCII.
Please use Quartus II to view the waveform report data.


+---------------------------------------------------------------------------------------+
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ALTSYNCRAM ;
+---------------------------------------------------------------------------------------+
Memory report data cannot be output to ASCII.
Please use Quartus II to view the memory report data.


+--------------------------------------------------------------------+
; Coverage Summary                                                   ;
+-----------------------------------------------------+--------------+
; Type                                                ; Value        ;
+-----------------------------------------------------+--------------+
; Total coverage as a percentage                      ;      45.45 % ;
; Total nodes checked                                 ; 77           ;
; Total output ports checked                          ; 88           ;
; Total output ports with complete 1/0-value coverage ; 40           ;
; Total output ports with no 1/0-value coverage       ; 48           ;
; Total output ports with no 1-value coverage         ; 48           ;
; Total output ports with no 0-value coverage         ; 48           ;
+-----------------------------------------------------+--------------+


The following table displays output ports that toggle between 1 and 0 during simulation.
+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Complete 1/0-Value Coverage                                                                                                                                                                      ;
+------------------------------------------------------------------------------------------+------------------------------------------------------------------------------------+------------------+
; Node Name                                                                                ; Output Port Name                                                                   ; Output Port Type ;
+------------------------------------------------------------------------------------------+------------------------------------------------------------------------------------+------------------+
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a0  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[0]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a1  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[1]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a2  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[2]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a3  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[3]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a4  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[4]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a5  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[5]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a6  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[6]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a7  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[7]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a8  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[8]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a9  ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[9]  ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a10 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[10] ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a11 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[11] ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a12 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[12] ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a13 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[13] ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a14 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[14] ; portadataout0    ;
; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|ram_block1a15 ; |dds|rom:u2|altsyncram:altsyncram_component|altsyncram_5i31:auto_generated|q_a[15] ; portadataout0    ;
; |dds|add_phase:u1|phase[12]                                                              ; |dds|add_phase:u1|phase[12]~88                                                     ; cout             ;
; |dds|add_phase:u1|phase[13]                                                              ; |dds|add_phase:u1|phase[13]~89                                                     ; cout0            ;
; |dds|add_phase:u1|phase[14]                                                              ; |dds|add_phase:u1|phase[14]~90                                                     ; cout0            ;
; |dds|add_phase:u1|adderss[12]                                                            ; |dds|add_phase:u1|adderss[12]                                                      ; regout           ;
; |dds|add_phase:u1|adderss[13]                                                            ; |dds|add_phase:u1|adderss[13]                                                      ; regout           ;
; |dds|add_phase:u1|adderss[14]                                                            ; |dds|add_phase:u1|adderss[14]                                                      ; regout           ;
; |dds|add_phase:u1|adderss[15]                                                            ; |dds|add_phase:u1|adderss[15]                                                      ; regout           ;
; |dds|addout[0]                                                                           ; |dds|addout[0]                                                                     ; padio            ;
; |dds|addout[1]                                                                           ; |dds|addout[1]                                                                     ; padio            ;
; |dds|addout[2]                                                                           ; |dds|addout[2]                                                                     ; padio            ;
; |dds|addout[3]                                                                           ; |dds|addout[3]                                                                     ; padio            ;
; |dds|addout[4]                                                                           ; |dds|addout[4]                                                                     ; padio            ;
; |dds|addout[5]                                                                           ; |dds|addout[5]                                                                     ; padio            ;
; |dds|addout[6]                                                                           ; |dds|addout[6]                                                                     ; padio            ;
; |dds|addout[7]                                                                           ; |dds|addout[7]                                                                     ; padio            ;
; |dds|addout[8]                                                                           ; |dds|addout[8]                                                                     ; padio            ;
; |dds|addout[9]                                                                           ; |dds|addout[9]                                                                     ; padio            ;

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲日本青草视频在线怡红院| 另类欧美日韩国产在线| 亚洲综合久久av| 日韩av不卡在线观看| 国产裸体歌舞团一区二区| 成人国产精品免费观看动漫| 91黄色免费观看| 日韩一区二区三区三四区视频在线观看| 欧美成人激情免费网| 亚洲欧美一区二区在线观看| 午夜天堂影视香蕉久久| 国产一区二区在线观看视频| 色婷婷av一区二区三区软件| 欧美成人aa大片| 亚洲欧美在线视频观看| 日本美女一区二区| 成人激情文学综合网| 欧美日韩在线免费视频| 久久综合久色欧美综合狠狠| 亚洲美女精品一区| 国模一区二区三区白浆| 91久久精品一区二区三| 2021中文字幕一区亚洲| 一区二区国产视频| 国产精品资源在线看| 欧美影视一区在线| 欧美激情一二三区| 免费成人在线播放| 99在线精品一区二区三区| 日韩视频永久免费| 亚洲精品高清在线| 国产麻豆成人传媒免费观看| 欧美精品一卡两卡| 亚洲欧洲精品天堂一级| 精品一区二区三区视频在线观看| 色天天综合色天天久久| 久久综合九色欧美综合狠狠| 国产1区2区3区精品美女| 欧美日韩一区高清| 亚洲丝袜精品丝袜在线| 国产美女视频91| 欧美一区二区成人| 亚洲最大色网站| 成人深夜在线观看| 精品国产91九色蝌蚪| 亚洲一区在线观看免费观看电影高清| 国产成人午夜高潮毛片| 欧美一区二区三区视频免费播放| 亚洲伦理在线精品| 99视频在线观看一区三区| 日韩精品中文字幕一区 | 久久av中文字幕片| 欧美午夜一区二区| 最新中文字幕一区二区三区 | 久久精品在线免费观看| 日本亚洲电影天堂| 欧美日韩国产乱码电影| 亚洲精品国久久99热| av成人老司机| 国产精品久久久一本精品| 黄网站免费久久| 精品国产伦理网| 开心九九激情九九欧美日韩精美视频电影 | 在线观看视频一区| 国产精品美女久久久久久久久| 国产一区中文字幕| 精品美女一区二区| 麻豆国产精品777777在线| 制服丝袜成人动漫| 日韩av中文在线观看| 91麻豆精品久久久久蜜臀 | 67194成人在线观看| 亚洲成av人片在线观看| 欧美视频日韩视频在线观看| 一区二区三区精品| 欧美亚洲一区二区在线观看| 亚洲综合色视频| 制服丝袜成人动漫| 久久超碰97中文字幕| 精品国产电影一区二区| 国产麻豆欧美日韩一区| 欧美韩国日本一区| 91视频你懂的| 亚洲亚洲精品在线观看| 欧美日韩精品久久久| 日日嗨av一区二区三区四区| 欧美一区二区三区性视频| 久久精品国产一区二区| 26uuu色噜噜精品一区二区| 国产露脸91国语对白| 欧美国产综合一区二区| 色综合av在线| 日韩中文字幕亚洲一区二区va在线 | 日韩美女天天操| 免费人成在线不卡| 久久久久久久久久看片| 国产91露脸合集magnet| 中文字幕第一页久久| 色综合咪咪久久| 亚洲一区二区四区蜜桃| 91精品国产91久久久久久一区二区| 亚洲成人免费在线观看| 欧美电影免费观看高清完整版在 | 欧美一区二区性放荡片| 蜜臀精品一区二区三区在线观看| 精品久久久久99| 午夜电影一区二区| 日韩欧美国产精品| 国产一区二区0| 中文字幕一区二区三区乱码在线 | 久久久精品人体av艺术| 不卡一区二区三区四区| 亚洲另类一区二区| 欧美一卡二卡在线| 国产精品影视网| 亚洲精品视频观看| 在线免费一区三区| 蜜臀va亚洲va欧美va天堂| www亚洲一区| 色老头久久综合| 麻豆成人久久精品二区三区小说| 久久久久亚洲蜜桃| 中文字幕av一区二区三区免费看| 9久草视频在线视频精品| 日韩国产欧美三级| 国产丝袜欧美中文另类| 欧美精品自拍偷拍| 国产精一区二区三区| 亚洲成人免费电影| 精品免费视频一区二区| 色天使久久综合网天天| 调教+趴+乳夹+国产+精品| 欧美激情一区在线观看| 欧美男人的天堂一二区| 国产成人免费xxxxxxxx| 性做久久久久久久免费看| 26uuu国产一区二区三区| 日本韩国欧美国产| 看电视剧不卡顿的网站| 亚洲永久免费av| 久久精品一区蜜桃臀影院| 欧美日韩国产不卡| 成人爱爱电影网址| 美女视频黄 久久| 亚洲黄网站在线观看| 精品成人在线观看| 欧美日韩视频在线观看一区二区三区 | 精品久久一区二区三区| 99re成人精品视频| 激情六月婷婷久久| 亚洲一二三专区| 国产精品久久久久久久久免费相片| 在线亚洲+欧美+日本专区| 国产一区二区三区在线观看精品| 国产精品麻豆久久久| 精品日韩一区二区| 欧美日韩成人一区| 成人蜜臀av电影| 极品美女销魂一区二区三区免费| 亚洲美女免费视频| 国产精品久久久久9999吃药| 日韩欧美一二三| 精品视频一区二区不卡| www.亚洲人| 国产九色精品成人porny| 日韩高清在线不卡| 亚洲gay无套男同| 亚洲国产高清不卡| 日韩欧美国产一区二区在线播放| 欧美日本免费一区二区三区| 波多野结衣91| 成人午夜av电影| 久久福利视频一区二区| 蜜桃精品视频在线| 免费欧美高清视频| 丝袜诱惑制服诱惑色一区在线观看| 亚洲伦理在线精品| 亚洲国产精品成人综合 | 国产激情一区二区三区四区| 国产最新精品免费| 日本欧美一区二区| 奇米888四色在线精品| 性久久久久久久久久久久| 天天综合网 天天综合色| 国产精品视频yy9299一区| 日本视频中文字幕一区二区三区| 亚洲国产aⅴ天堂久久| 亚洲一区二区三区美女| 亚洲最色的网站| 亚洲黄色在线视频| 午夜精品福利一区二区三区av| 亚洲乱码国产乱码精品精98午夜| 日韩毛片在线免费观看| 亚洲一区视频在线| 亚洲一区免费视频| 日韩电影免费一区| 日韩高清不卡一区二区三区| 日韩成人免费看| 韩国精品免费视频| 国产一区二区三区观看|